fsl_lbc.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. */
  12. #ifndef __ASM_PPC_FSL_LBC_H
  13. #define __ASM_PPC_FSL_LBC_H
  14. #include <config.h>
  15. /* BR - Base Registers
  16. */
  17. #define BR0 0x5000 /* Register offset to immr */
  18. #define BR1 0x5008
  19. #define BR2 0x5010
  20. #define BR3 0x5018
  21. #define BR4 0x5020
  22. #define BR5 0x5028
  23. #define BR6 0x5030
  24. #define BR7 0x5038
  25. #define BR_BA 0xFFFF8000
  26. #define BR_BA_SHIFT 15
  27. #define BR_PS 0x00001800
  28. #define BR_PS_SHIFT 11
  29. #define BR_PS_8 0x00000800 /* Port Size 8 bit */
  30. #define BR_PS_16 0x00001000 /* Port Size 16 bit */
  31. #define BR_PS_32 0x00001800 /* Port Size 32 bit */
  32. #define BR_DECC 0x00000600
  33. #define BR_DECC_SHIFT 9
  34. #define BR_DECC_OFF 0x00000000
  35. #define BR_DECC_CHK 0x00000200
  36. #define BR_DECC_CHK_GEN 0x00000400
  37. #define BR_WP 0x00000100
  38. #define BR_WP_SHIFT 8
  39. #define BR_MSEL 0x000000E0
  40. #define BR_MSEL_SHIFT 5
  41. #define BR_MS_GPCM 0x00000000 /* GPCM */
  42. #define BR_MS_FCM 0x00000020 /* FCM */
  43. #ifdef CONFIG_MPC83xx
  44. #define BR_MS_SDRAM 0x00000060 /* SDRAM */
  45. #elif defined(CONFIG_MPC85xx)
  46. #define BR_MS_SDRAM 0x00000000 /* SDRAM */
  47. #endif
  48. #define BR_MS_UPMA 0x00000080 /* UPMA */
  49. #define BR_MS_UPMB 0x000000A0 /* UPMB */
  50. #define BR_MS_UPMC 0x000000C0 /* UPMC */
  51. #if !defined(CONFIG_MPC834X)
  52. #define BR_ATOM 0x0000000C
  53. #define BR_ATOM_SHIFT 2
  54. #endif
  55. #define BR_V 0x00000001
  56. #define BR_V_SHIFT 0
  57. #define UPMA 0
  58. #define UPMB 1
  59. #define UPMC 2
  60. #if defined(CONFIG_MPC834X)
  61. #define BR_RES ~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_V)
  62. #else
  63. #define BR_RES ~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_ATOM | BR_V)
  64. #endif
  65. /* OR - Option Registers
  66. */
  67. #define OR0 0x5004 /* Register offset to immr */
  68. #define OR1 0x500C
  69. #define OR2 0x5014
  70. #define OR3 0x501C
  71. #define OR4 0x5024
  72. #define OR5 0x502C
  73. #define OR6 0x5034
  74. #define OR7 0x503C
  75. #define OR_GPCM_AM 0xFFFF8000
  76. #define OR_GPCM_AM_SHIFT 15
  77. #define OR_GPCM_BCTLD 0x00001000
  78. #define OR_GPCM_BCTLD_SHIFT 12
  79. #define OR_GPCM_CSNT 0x00000800
  80. #define OR_GPCM_CSNT_SHIFT 11
  81. #define OR_GPCM_ACS 0x00000600
  82. #define OR_GPCM_ACS_SHIFT 9
  83. #define OR_GPCM_ACS_DIV2 0x00000600
  84. #define OR_GPCM_ACS_DIV4 0x00000400
  85. #define OR_GPCM_XACS 0x00000100
  86. #define OR_GPCM_XACS_SHIFT 8
  87. #define OR_GPCM_SCY 0x000000F0
  88. #define OR_GPCM_SCY_SHIFT 4
  89. #define OR_GPCM_SCY_1 0x00000010
  90. #define OR_GPCM_SCY_2 0x00000020
  91. #define OR_GPCM_SCY_3 0x00000030
  92. #define OR_GPCM_SCY_4 0x00000040
  93. #define OR_GPCM_SCY_5 0x00000050
  94. #define OR_GPCM_SCY_6 0x00000060
  95. #define OR_GPCM_SCY_7 0x00000070
  96. #define OR_GPCM_SCY_8 0x00000080
  97. #define OR_GPCM_SCY_9 0x00000090
  98. #define OR_GPCM_SCY_10 0x000000a0
  99. #define OR_GPCM_SCY_11 0x000000b0
  100. #define OR_GPCM_SCY_12 0x000000c0
  101. #define OR_GPCM_SCY_13 0x000000d0
  102. #define OR_GPCM_SCY_14 0x000000e0
  103. #define OR_GPCM_SCY_15 0x000000f0
  104. #define OR_GPCM_SETA 0x00000008
  105. #define OR_GPCM_SETA_SHIFT 3
  106. #define OR_GPCM_TRLX 0x00000004
  107. #define OR_GPCM_TRLX_SHIFT 2
  108. #define OR_GPCM_EHTR 0x00000002
  109. #define OR_GPCM_EHTR_SHIFT 1
  110. #define OR_GPCM_EAD 0x00000001
  111. #define OR_GPCM_EAD_SHIFT 0
  112. /* helpers to convert values into an OR address mask (GPCM mode) */
  113. #define P2SZ_TO_AM(s) ((~((s) - 1)) & 0xffff8000) /* must be pow of 2 */
  114. #define MEG_TO_AM(m) P2SZ_TO_AM((m) << 20)
  115. #define OR_FCM_AM 0xFFFF8000
  116. #define OR_FCM_AM_SHIFT 15
  117. #define OR_FCM_BCTLD 0x00001000
  118. #define OR_FCM_BCTLD_SHIFT 12
  119. #define OR_FCM_PGS 0x00000400
  120. #define OR_FCM_PGS_SHIFT 10
  121. #define OR_FCM_CSCT 0x00000200
  122. #define OR_FCM_CSCT_SHIFT 9
  123. #define OR_FCM_CST 0x00000100
  124. #define OR_FCM_CST_SHIFT 8
  125. #define OR_FCM_CHT 0x00000080
  126. #define OR_FCM_CHT_SHIFT 7
  127. #define OR_FCM_SCY 0x00000070
  128. #define OR_FCM_SCY_SHIFT 4
  129. #define OR_FCM_SCY_1 0x00000010
  130. #define OR_FCM_SCY_2 0x00000020
  131. #define OR_FCM_SCY_3 0x00000030
  132. #define OR_FCM_SCY_4 0x00000040
  133. #define OR_FCM_SCY_5 0x00000050
  134. #define OR_FCM_SCY_6 0x00000060
  135. #define OR_FCM_SCY_7 0x00000070
  136. #define OR_FCM_RST 0x00000008
  137. #define OR_FCM_RST_SHIFT 3
  138. #define OR_FCM_TRLX 0x00000004
  139. #define OR_FCM_TRLX_SHIFT 2
  140. #define OR_FCM_EHTR 0x00000002
  141. #define OR_FCM_EHTR_SHIFT 1
  142. #define OR_UPM_AM 0xFFFF8000
  143. #define OR_UPM_AM_SHIFT 15
  144. #define OR_UPM_XAM 0x00006000
  145. #define OR_UPM_XAM_SHIFT 13
  146. #define OR_UPM_BCTLD 0x00001000
  147. #define OR_UPM_BCTLD_SHIFT 12
  148. #define OR_UPM_BI 0x00000100
  149. #define OR_UPM_BI_SHIFT 8
  150. #define OR_UPM_TRLX 0x00000004
  151. #define OR_UPM_TRLX_SHIFT 2
  152. #define OR_UPM_EHTR 0x00000002
  153. #define OR_UPM_EHTR_SHIFT 1
  154. #define OR_UPM_EAD 0x00000001
  155. #define OR_UPM_EAD_SHIFT 0
  156. #define OR_SDRAM_AM 0xFFFF8000
  157. #define OR_SDRAM_AM_SHIFT 15
  158. #define OR_SDRAM_XAM 0x00006000
  159. #define OR_SDRAM_XAM_SHIFT 13
  160. #define OR_SDRAM_COLS 0x00001C00
  161. #define OR_SDRAM_COLS_SHIFT 10
  162. #define OR_SDRAM_ROWS 0x000001C0
  163. #define OR_SDRAM_ROWS_SHIFT 6
  164. #define OR_SDRAM_PMSEL 0x00000020
  165. #define OR_SDRAM_PMSEL_SHIFT 5
  166. #define OR_SDRAM_EAD 0x00000001
  167. #define OR_SDRAM_EAD_SHIFT 0
  168. #define OR_AM_32KB 0xFFFF8000
  169. #define OR_AM_64KB 0xFFFF0000
  170. #define OR_AM_128KB 0xFFFE0000
  171. #define OR_AM_256KB 0xFFFC0000
  172. #define OR_AM_512KB 0xFFF80000
  173. #define OR_AM_1MB 0xFFF00000
  174. #define OR_AM_2MB 0xFFE00000
  175. #define OR_AM_4MB 0xFFC00000
  176. #define OR_AM_8MB 0xFF800000
  177. #define OR_AM_16MB 0xFF000000
  178. #define OR_AM_32MB 0xFE000000
  179. #define OR_AM_64MB 0xFC000000
  180. #define OR_AM_128MB 0xF8000000
  181. #define OR_AM_256MB 0xF0000000
  182. #define OR_AM_512MB 0xE0000000
  183. #define OR_AM_1GB 0xC0000000
  184. #define OR_AM_2GB 0x80000000
  185. #define OR_AM_4GB 0x00000000
  186. /* MxMR - UPM Machine A/B/C Mode Registers
  187. */
  188. #define MxMR_MAD_MSK 0x0000003f /* Machine Address Mask */
  189. #define MxMR_TLFx_MSK 0x000003c0 /* Refresh Loop Field Mask */
  190. #define MxMR_WLFx_MSK 0x00003c00 /* Write Loop Field Mask */
  191. #define MxMR_WLFx_1X 0x00000400 /* executed 1 time */
  192. #define MxMR_WLFx_2X 0x00000800 /* executed 2 times */
  193. #define MxMR_WLFx_3X 0x00000c00 /* executed 3 times */
  194. #define MxMR_WLFx_4X 0x00001000 /* executed 4 times */
  195. #define MxMR_WLFx_5X 0x00001400 /* executed 5 times */
  196. #define MxMR_WLFx_6X 0x00001800 /* executed 6 times */
  197. #define MxMR_WLFx_7X 0x00001c00 /* executed 7 times */
  198. #define MxMR_WLFx_8X 0x00002000 /* executed 8 times */
  199. #define MxMR_WLFx_9X 0x00002400 /* executed 9 times */
  200. #define MxMR_WLFx_10X 0x00002800 /* executed 10 times */
  201. #define MxMR_WLFx_11X 0x00002c00 /* executed 11 times */
  202. #define MxMR_WLFx_12X 0x00003000 /* executed 12 times */
  203. #define MxMR_WLFx_13X 0x00003400 /* executed 13 times */
  204. #define MxMR_WLFx_14X 0x00003800 /* executed 14 times */
  205. #define MxMR_WLFx_15X 0x00003c00 /* executed 15 times */
  206. #define MxMR_WLFx_16X 0x00000000 /* executed 16 times */
  207. #define MxMR_RLFx_MSK 0x0003c000 /* Read Loop Field Mask */
  208. #define MxMR_GPL_x4DIS 0x00040000 /* GPL_A4 Ouput Line Disable */
  209. #define MxMR_G0CLx_MSK 0x00380000 /* General Line 0 Control Mask */
  210. #define MxMR_DSx_1_CYCL 0x00000000 /* 1 cycle Disable Period */
  211. #define MxMR_DSx_2_CYCL 0x00400000 /* 2 cycle Disable Period */
  212. #define MxMR_DSx_3_CYCL 0x00800000 /* 3 cycle Disable Period */
  213. #define MxMR_DSx_4_CYCL 0x00c00000 /* 4 cycle Disable Period */
  214. #define MxMR_DSx_MSK 0x00c00000 /* Disable Timer Period Mask */
  215. #define MxMR_AMx_MSK 0x07000000 /* Addess Multiplex Size Mask */
  216. #define MxMR_OP_NORM 0x00000000 /* Normal Operation */
  217. #define MxMR_OP_WARR 0x10000000 /* Write to Array */
  218. #define MxMR_OP_RARR 0x20000000 /* Read from Array */
  219. #define MxMR_OP_RUNP 0x30000000 /* Run Pattern */
  220. #define MxMR_OP_MSK 0x30000000 /* Command Opcode Mask */
  221. #define MxMR_RFEN 0x40000000 /* Refresh Enable */
  222. #define MxMR_BSEL 0x80000000 /* Bus Select */
  223. #define LBLAWAR_EN 0x80000000
  224. #define LBLAWAR_4KB 0x0000000B
  225. #define LBLAWAR_8KB 0x0000000C
  226. #define LBLAWAR_16KB 0x0000000D
  227. #define LBLAWAR_32KB 0x0000000E
  228. #define LBLAWAR_64KB 0x0000000F
  229. #define LBLAWAR_128KB 0x00000010
  230. #define LBLAWAR_256KB 0x00000011
  231. #define LBLAWAR_512KB 0x00000012
  232. #define LBLAWAR_1MB 0x00000013
  233. #define LBLAWAR_2MB 0x00000014
  234. #define LBLAWAR_4MB 0x00000015
  235. #define LBLAWAR_8MB 0x00000016
  236. #define LBLAWAR_16MB 0x00000017
  237. #define LBLAWAR_32MB 0x00000018
  238. #define LBLAWAR_64MB 0x00000019
  239. #define LBLAWAR_128MB 0x0000001A
  240. #define LBLAWAR_256MB 0x0000001B
  241. #define LBLAWAR_512MB 0x0000001C
  242. #define LBLAWAR_1GB 0x0000001D
  243. #define LBLAWAR_2GB 0x0000001E
  244. /* LBCR - Local Bus Configuration Register
  245. */
  246. #define LBCR_LDIS 0x80000000
  247. #define LBCR_LDIS_SHIFT 31
  248. #define LBCR_BCTLC 0x00C00000
  249. #define LBCR_BCTLC_SHIFT 22
  250. #define LBCR_LPBSE 0x00020000
  251. #define LBCR_LPBSE_SHIFT 17
  252. #define LBCR_EPAR 0x00010000
  253. #define LBCR_EPAR_SHIFT 16
  254. #define LBCR_BMT 0x0000FF00
  255. #define LBCR_BMT_SHIFT 8
  256. /* LCRR - Clock Ratio Register
  257. */
  258. #define LCRR_DBYP 0x80000000
  259. #define LCRR_DBYP_SHIFT 31
  260. #define LCRR_BUFCMDC 0x30000000
  261. #define LCRR_BUFCMDC_SHIFT 28
  262. #define LCRR_BUFCMDC_1 0x10000000
  263. #define LCRR_BUFCMDC_2 0x20000000
  264. #define LCRR_BUFCMDC_3 0x30000000
  265. #define LCRR_BUFCMDC_4 0x00000000
  266. #define LCRR_ECL 0x03000000
  267. #define LCRR_ECL_SHIFT 24
  268. #define LCRR_ECL_4 0x00000000
  269. #define LCRR_ECL_5 0x01000000
  270. #define LCRR_ECL_6 0x02000000
  271. #define LCRR_ECL_7 0x03000000
  272. #define LCRR_EADC 0x00030000
  273. #define LCRR_EADC_SHIFT 16
  274. #define LCRR_EADC_1 0x00010000
  275. #define LCRR_EADC_2 0x00020000
  276. #define LCRR_EADC_3 0x00030000
  277. #define LCRR_EADC_4 0x00000000
  278. #define LCRR_CLKDIV 0x0000000F
  279. #define LCRR_CLKDIV_SHIFT 0
  280. #define LCRR_CLKDIV_2 0x00000002
  281. #define LCRR_CLKDIV_4 0x00000004
  282. #define LCRR_CLKDIV_8 0x00000008
  283. /* LTEDR - Transfer Error Check Disable Register
  284. */
  285. #define LTEDR_BMD 0x80000000 /* Bus monitor disable */
  286. #define LTEDR_PARD 0x20000000 /* Parity error checking disabled */
  287. #define LTEDR_WPD 0x04000000 /* Write protect error checking diable */
  288. #define LTEDR_WARA 0x00800000 /* Write-after-read-atomic error checking diable */
  289. #define LTEDR_RAWA 0x00400000 /* Read-after-write-atomic error checking disable */
  290. #define LTEDR_CSD 0x00080000 /* Chip select error checking disable */
  291. #endif /* __ASM_PPC_FSL_LBC_H */