yellowstone.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /*
  2. *
  3. * See file CREDITS for list of people who contributed to this
  4. * project.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include <common.h>
  22. #include <ppc4xx.h>
  23. #include <asm/processor.h>
  24. #include <spd_sdram.h>
  25. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  26. int board_early_init_f(void)
  27. {
  28. register uint reg;
  29. /*--------------------------------------------------------------------
  30. * Setup the external bus controller/chip selects
  31. *-------------------------------------------------------------------*/
  32. mtdcr(ebccfga, xbcfg);
  33. reg = mfdcr(ebccfgd);
  34. mtdcr(ebccfgd, reg | 0x04000000); /* Set ATC */
  35. mtebc(pb0ap, 0x03017300); /* FLASH/SRAM */
  36. mtebc(pb0cr, 0xfc0da000); /* BAS=0xfc0 64MB r/w 16-bit */
  37. mtebc(pb1ap, 0x00000000);
  38. mtebc(pb1cr, 0x00000000);
  39. mtebc(pb2ap, 0x04814500);
  40. /*CPLD*/ mtebc(pb2cr, 0x80018000); /*BAS=0x800 1MB r/w 8-bit */
  41. mtebc(pb3ap, 0x00000000);
  42. mtebc(pb3cr, 0x00000000);
  43. mtebc(pb4ap, 0x00000000);
  44. mtebc(pb4cr, 0x00000000);
  45. mtebc(pb5ap, 0x00000000);
  46. mtebc(pb5cr, 0x00000000);
  47. /*--------------------------------------------------------------------
  48. * Setup the GPIO pins
  49. *-------------------------------------------------------------------*/
  50. /*CPLD cs */
  51. /*setup Address lines for flash sizes larger than 16Meg. */
  52. out32(GPIO0_OSRL, in32(GPIO0_OSRL) | 0x40010000);
  53. out32(GPIO0_TSRL, in32(GPIO0_TSRL) | 0x40010000);
  54. out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) | 0x40000000);
  55. /*setup emac */
  56. out32(GPIO0_TCR, in32(GPIO0_TCR) | 0xC080);
  57. out32(GPIO0_TSRL, in32(GPIO0_TSRL) | 0x40);
  58. out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) | 0x55);
  59. out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0x50004000);
  60. out32(GPIO0_ISR1H, in32(GPIO0_ISR1H) | 0x00440000);
  61. /*UART1 */
  62. out32(GPIO1_TCR, in32(GPIO1_TCR) | 0x02000000);
  63. out32(GPIO1_OSRL, in32(GPIO1_OSRL) | 0x00080000);
  64. out32(GPIO1_ISR2L, in32(GPIO1_ISR2L) | 0x00010000);
  65. /* external interrupts IRQ0...3 */
  66. out32(GPIO1_TCR, in32(GPIO1_TCR) & ~0x0f000000);
  67. out32(GPIO1_TSRL, in32(GPIO1_TSRL) & ~0x00005500);
  68. out32(GPIO1_ISR1L, in32(GPIO1_ISR1L) | 0x00005500);
  69. #if 0 /* test-only */
  70. /*setup USB 2.0 */
  71. out32(GPIO1_TCR, in32(GPIO1_TCR) | 0xc0000000);
  72. out32(GPIO1_OSRL, in32(GPIO1_OSRL) | 0x50000000);
  73. out32(GPIO0_TCR, in32(GPIO0_TCR) | 0xf);
  74. out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0xaa);
  75. out32(GPIO0_ISR2H, in32(GPIO0_ISR2H) | 0x00000500);
  76. #endif
  77. /*--------------------------------------------------------------------
  78. * Setup the interrupt controller polarities, triggers, etc.
  79. *-------------------------------------------------------------------*/
  80. mtdcr(uic0sr, 0xffffffff); /* clear all */
  81. mtdcr(uic0er, 0x00000000); /* disable all */
  82. mtdcr(uic0cr, 0x00000009); /* ATI & UIC1 crit are critical */
  83. mtdcr(uic0pr, 0xfffffe13); /* per ref-board manual */
  84. mtdcr(uic0tr, 0x01c00008); /* per ref-board manual */
  85. mtdcr(uic0vr, 0x00000001); /* int31 highest, base=0x000 */
  86. mtdcr(uic0sr, 0xffffffff); /* clear all */
  87. mtdcr(uic1sr, 0xffffffff); /* clear all */
  88. mtdcr(uic1er, 0x00000000); /* disable all */
  89. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  90. mtdcr(uic1pr, 0xffffe0ff); /* per ref-board manual */
  91. mtdcr(uic1tr, 0x00ffc000); /* per ref-board manual */
  92. mtdcr(uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  93. mtdcr(uic1sr, 0xffffffff); /* clear all */
  94. /*--------------------------------------------------------------------
  95. * Setup other serial configuration
  96. *-------------------------------------------------------------------*/
  97. mfsdr(sdr_pci0, reg);
  98. mtsdr(sdr_pci0, 0x80000000 | reg); /* PCI arbiter enabled */
  99. mtsdr(sdr_pfc0, 0x00003e00); /* Pin function */
  100. mtsdr(sdr_pfc1, 0x00048000); /* Pin function: UART0 has 4 pins */
  101. /*clear tmrclk divisor */
  102. *(unsigned char *)(CFG_BCSR_BASE | 0x04) = 0x00;
  103. /*enable ethernet */
  104. *(unsigned char *)(CFG_BCSR_BASE | 0x08) = 0xf0;
  105. #if 0 /* test-only */
  106. /*enable usb 1.1 fs device and remove usb 2.0 reset */
  107. *(unsigned char *)(CFG_BCSR_BASE | 0x09) = 0x00;
  108. #endif
  109. /*get rid of flash write protect */
  110. *(unsigned char *)(CFG_BCSR_BASE | 0x07) = 0x40;
  111. return 0;
  112. }
  113. int misc_init_r (void)
  114. {
  115. DECLARE_GLOBAL_DATA_PTR;
  116. uint pbcr;
  117. int size_val = 0;
  118. /* Re-do sizing to get full correct info */
  119. mtdcr(ebccfga, pb0cr);
  120. pbcr = mfdcr(ebccfgd);
  121. switch (gd->bd->bi_flashsize) {
  122. case 1 << 20:
  123. size_val = 0;
  124. break;
  125. case 2 << 20:
  126. size_val = 1;
  127. break;
  128. case 4 << 20:
  129. size_val = 2;
  130. break;
  131. case 8 << 20:
  132. size_val = 3;
  133. break;
  134. case 16 << 20:
  135. size_val = 4;
  136. break;
  137. case 32 << 20:
  138. size_val = 5;
  139. break;
  140. case 64 << 20:
  141. size_val = 6;
  142. break;
  143. case 128 << 20:
  144. size_val = 7;
  145. break;
  146. }
  147. pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
  148. mtdcr(ebccfga, pb0cr);
  149. mtdcr(ebccfgd, pbcr);
  150. /* adjust flash start and offset */
  151. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  152. gd->bd->bi_flashoffset = 0;
  153. /* Monitor protection ON by default */
  154. (void)flash_protect(FLAG_PROTECT_SET,
  155. -CFG_MONITOR_LEN,
  156. 0xffffffff,
  157. &flash_info[0]);
  158. return 0;
  159. }
  160. int checkboard(void)
  161. {
  162. sys_info_t sysinfo;
  163. unsigned char *s = getenv("serial#");
  164. get_sys_info(&sysinfo);
  165. printf("Board: Yellowstone - AMCC PPC440GR Evaluation Board");
  166. if (s != NULL) {
  167. puts(", serial# ");
  168. puts(s);
  169. }
  170. putc('\n');
  171. printf("\tVCO: %lu MHz\n", sysinfo.freqVCOMhz / 1000000);
  172. printf("\tCPU: %lu MHz\n", sysinfo.freqProcessor / 1000000);
  173. printf("\tPLB: %lu MHz\n", sysinfo.freqPLB / 1000000);
  174. printf("\tOPB: %lu MHz\n", sysinfo.freqOPB / 1000000);
  175. printf("\tEPB: %lu MHz\n", sysinfo.freqEPB / 1000000);
  176. printf("\tPCI: %lu MHz\n", sysinfo.freqPCI / 1000000);
  177. return (0);
  178. }
  179. /*************************************************************************
  180. * sdram_init -- doesn't use serial presence detect.
  181. *
  182. * Assumes: 256 MB, ECC, non-registered
  183. * PLB @ 133 MHz
  184. *
  185. ************************************************************************/
  186. void sdram_init(void)
  187. {
  188. register uint reg;
  189. /*--------------------------------------------------------------------
  190. * Setup some default
  191. *------------------------------------------------------------------*/
  192. mtsdram(mem_uabba, 0x00000000); /* ubba=0 (default) */
  193. mtsdram(mem_slio, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
  194. mtsdram(mem_devopt, 0x00000000); /* dll=0 ds=0 (normal) */
  195. mtsdram(mem_clktr, 0x40000000); /* ?? */
  196. mtsdram(mem_wddctr, 0x40000000); /* ?? */
  197. /*clear this first, if the DDR is enabled by a debugger
  198. then you can not make changes. */
  199. mtsdram(mem_cfg0, 0x00000000); /* Disable EEC */
  200. /*--------------------------------------------------------------------
  201. * Setup for board-specific specific mem
  202. *------------------------------------------------------------------*/
  203. /*
  204. * Following for CAS Latency = 2.5 @ 133 MHz PLB
  205. */
  206. mtsdram(mem_b0cr, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
  207. mtsdram(mem_b1cr, 0x080a4001); /* SDBA=0x080 128MB, Mode 3, enabled */
  208. mtsdram(mem_tr0, 0x410a4012); /* ?? */
  209. mtsdram(mem_tr1, 0x8080080b); /* ?? */
  210. mtsdram(mem_rtr, 0x04080000); /* ?? */
  211. mtsdram(mem_cfg1, 0x00000000); /* Self-refresh exit, disable PM */
  212. mtsdram(mem_cfg0, 0x34000000); /* Disable EEC */
  213. udelay(400); /* Delay 200 usecs (min) */
  214. /*--------------------------------------------------------------------
  215. * Enable the controller, then wait for DCEN to complete
  216. *------------------------------------------------------------------*/
  217. mtsdram(mem_cfg0, 0x84000000); /* Enable */
  218. for (;;) {
  219. mfsdram(mem_mcsts, reg);
  220. if (reg & 0x80000000)
  221. break;
  222. }
  223. }
  224. /*************************************************************************
  225. * long int initdram
  226. *
  227. ************************************************************************/
  228. long int initdram(int board)
  229. {
  230. sdram_init();
  231. return CFG_SDRAM_BANKS * (CFG_KBYTES_SDRAM * 1024); /* return bytes */
  232. }
  233. #if defined(CFG_DRAM_TEST)
  234. int testdram(void)
  235. {
  236. unsigned long *mem = (unsigned long *)0;
  237. const unsigned long kend = (1024 / sizeof(unsigned long));
  238. unsigned long k, n;
  239. mtmsr(0);
  240. for (k = 0; k < CFG_KBYTES_SDRAM;
  241. ++k, mem += (1024 / sizeof(unsigned long))) {
  242. if ((k & 1023) == 0) {
  243. printf("%3d MB\r", k / 1024);
  244. }
  245. memset(mem, 0xaaaaaaaa, 1024);
  246. for (n = 0; n < kend; ++n) {
  247. if (mem[n] != 0xaaaaaaaa) {
  248. printf("SDRAM test fails at: %08x\n",
  249. (uint) & mem[n]);
  250. return 1;
  251. }
  252. }
  253. memset(mem, 0x55555555, 1024);
  254. for (n = 0; n < kend; ++n) {
  255. if (mem[n] != 0x55555555) {
  256. printf("SDRAM test fails at: %08x\n",
  257. (uint) & mem[n]);
  258. return 1;
  259. }
  260. }
  261. }
  262. printf("SDRAM test passes\n");
  263. return 0;
  264. }
  265. #endif
  266. /*************************************************************************
  267. * pci_pre_init
  268. *
  269. * This routine is called just prior to registering the hose and gives
  270. * the board the opportunity to check things. Returning a value of zero
  271. * indicates that things are bad & PCI initialization should be aborted.
  272. *
  273. * Different boards may wish to customize the pci controller structure
  274. * (add regions, override default access routines, etc) or perform
  275. * certain pre-initialization actions.
  276. *
  277. ************************************************************************/
  278. #if defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT)
  279. int pci_pre_init(struct pci_controller *hose)
  280. {
  281. unsigned long strap;
  282. unsigned long addr;
  283. /*--------------------------------------------------------------------------+
  284. * Bamboo is always configured as the host & requires the
  285. * PCI arbiter to be enabled.
  286. *--------------------------------------------------------------------------*/
  287. mfsdr(sdr_sdstp1, strap);
  288. if ((strap & SDR0_SDSTP1_PAE_MASK) == 0) {
  289. printf("PCI: SDR0_STRP1[PAE] not set.\n");
  290. printf("PCI: Configuration aborted.\n");
  291. return 0;
  292. }
  293. /*-------------------------------------------------------------------------+
  294. | Set priority for all PLB3 devices to 0.
  295. | Set PLB3 arbiter to fair mode.
  296. +-------------------------------------------------------------------------*/
  297. mfsdr(sdr_amp1, addr);
  298. mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);
  299. addr = mfdcr(plb3_acr);
  300. mtdcr(plb3_acr, addr | 0x80000000);
  301. /*-------------------------------------------------------------------------+
  302. | Set priority for all PLB4 devices to 0.
  303. +-------------------------------------------------------------------------*/
  304. mfsdr(sdr_amp0, addr);
  305. mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);
  306. addr = mfdcr(plb4_acr) | 0xa0000000; /* Was 0x8---- */
  307. mtdcr(plb4_acr, addr);
  308. /*-------------------------------------------------------------------------+
  309. | Set Nebula PLB4 arbiter to fair mode.
  310. +-------------------------------------------------------------------------*/
  311. /* Segment0 */
  312. addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;
  313. addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;
  314. addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;
  315. addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;
  316. mtdcr(plb0_acr, addr);
  317. /* Segment1 */
  318. addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;
  319. addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;
  320. addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;
  321. addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;
  322. mtdcr(plb1_acr, addr);
  323. return 1;
  324. }
  325. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT) */
  326. /*************************************************************************
  327. * pci_target_init
  328. *
  329. * The bootstrap configuration provides default settings for the pci
  330. * inbound map (PIM). But the bootstrap config choices are limited and
  331. * may not be sufficient for a given board.
  332. *
  333. ************************************************************************/
  334. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  335. void pci_target_init(struct pci_controller *hose)
  336. {
  337. /*--------------------------------------------------------------------------+
  338. * Set up Direct MMIO registers
  339. *--------------------------------------------------------------------------*/
  340. /*--------------------------------------------------------------------------+
  341. | PowerPC440 EP PCI Master configuration.
  342. | Map one 1Gig range of PLB/processor addresses to PCI memory space.
  343. | PLB address 0xA0000000-0xDFFFFFFF ==> PCI address 0xA0000000-0xDFFFFFFF
  344. | Use byte reversed out routines to handle endianess.
  345. | Make this region non-prefetchable.
  346. +--------------------------------------------------------------------------*/
  347. out32r(PCIX0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  348. out32r(PCIX0_PMM0LA, CFG_PCI_MEMBASE); /* PMM0 Local Address */
  349. out32r(PCIX0_PMM0PCILA, CFG_PCI_MEMBASE); /* PMM0 PCI Low Address */
  350. out32r(PCIX0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
  351. out32r(PCIX0_PMM0MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  352. out32r(PCIX0_PMM1MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  353. out32r(PCIX0_PMM1LA, CFG_PCI_MEMBASE2); /* PMM0 Local Address */
  354. out32r(PCIX0_PMM1PCILA, CFG_PCI_MEMBASE2); /* PMM0 PCI Low Address */
  355. out32r(PCIX0_PMM1PCIHA, 0x00000000); /* PMM0 PCI High Address */
  356. out32r(PCIX0_PMM1MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  357. out32r(PCIX0_PTM1MS, 0x00000001); /* Memory Size/Attribute */
  358. out32r(PCIX0_PTM1LA, 0); /* Local Addr. Reg */
  359. out32r(PCIX0_PTM2MS, 0); /* Memory Size/Attribute */
  360. out32r(PCIX0_PTM2LA, 0); /* Local Addr. Reg */
  361. /*--------------------------------------------------------------------------+
  362. * Set up Configuration registers
  363. *--------------------------------------------------------------------------*/
  364. /* Program the board's subsystem id/vendor id */
  365. pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
  366. CFG_PCI_SUBSYS_VENDORID);
  367. pci_write_config_word(0, PCI_SUBSYSTEM_ID, CFG_PCI_SUBSYS_ID);
  368. /* Configure command register as bus master */
  369. pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
  370. /* 240nS PCI clock */
  371. pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
  372. /* No error reporting */
  373. pci_write_config_word(0, PCI_ERREN, 0);
  374. pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
  375. }
  376. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  377. /*************************************************************************
  378. * pci_master_init
  379. *
  380. ************************************************************************/
  381. #if defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT)
  382. void pci_master_init(struct pci_controller *hose)
  383. {
  384. unsigned short temp_short;
  385. /*--------------------------------------------------------------------------+
  386. | Write the PowerPC440 EP PCI Configuration regs.
  387. | Enable PowerPC440 EP to be a master on the PCI bus (PMM).
  388. | Enable PowerPC440 EP to act as a PCI memory target (PTM).
  389. +--------------------------------------------------------------------------*/
  390. pci_read_config_word(0, PCI_COMMAND, &temp_short);
  391. pci_write_config_word(0, PCI_COMMAND,
  392. temp_short | PCI_COMMAND_MASTER |
  393. PCI_COMMAND_MEMORY);
  394. }
  395. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT) */
  396. /*************************************************************************
  397. * is_pci_host
  398. *
  399. * This routine is called to determine if a pci scan should be
  400. * performed. With various hardware environments (especially cPCI and
  401. * PPMC) it's insufficient to depend on the state of the arbiter enable
  402. * bit in the strap register, or generic host/adapter assumptions.
  403. *
  404. * Rather than hard-code a bad assumption in the general 440 code, the
  405. * 440 pci code requires the board to decide at runtime.
  406. *
  407. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  408. *
  409. *
  410. ************************************************************************/
  411. #if defined(CONFIG_PCI)
  412. int is_pci_host(struct pci_controller *hose)
  413. {
  414. /* Bamboo is always configured as host. */
  415. return (1);
  416. }
  417. #endif /* defined(CONFIG_PCI) */
  418. /*************************************************************************
  419. * hw_watchdog_reset
  420. *
  421. * This routine is called to reset (keep alive) the watchdog timer
  422. *
  423. ************************************************************************/
  424. #if defined(CONFIG_HW_WATCHDOG)
  425. void hw_watchdog_reset(void)
  426. {
  427. }
  428. #endif