init.S 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * Copyright (C) 2002,2003, Motorola Inc.
  4. * Xianghua Xiao <X.Xiao@motorola.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <ppc_asm.tmpl>
  25. #include <ppc_defs.h>
  26. #include <asm/cache.h>
  27. #include <asm/mmu.h>
  28. #include <config.h>
  29. #include <mpc85xx.h>
  30. /*
  31. * TLB0 and TLB1 Entries
  32. *
  33. * Out of reset, TLB1's Entry 0 maps the highest 4K for CCSRBAR.
  34. * However, CCSRBAR is then relocated to CFG_CCSRBAR right after
  35. * these TLB entries are established.
  36. *
  37. * The TLB entries for DDR are dynamically setup in spd_sdram()
  38. * and use TLB1 Entries 8 through 15 as needed according to the
  39. * size of DDR memory.
  40. *
  41. * MAS0: tlbsel, esel, nv
  42. * MAS1: valid, iprot, tid, ts, tsize
  43. * MAS2: epn, x0, x1, w, i, m, g, e
  44. * MAS3: rpn, u0-u3, ux, sx, uw, sw, ur, sr
  45. */
  46. #define entry_start \
  47. mflr r1 ; \
  48. bl 0f ;
  49. #define entry_end \
  50. 0: mflr r0 ; \
  51. mtlr r1 ; \
  52. blr ;
  53. .section .bootpg, "ax"
  54. .globl tlb1_entry
  55. tlb1_entry:
  56. entry_start
  57. /*
  58. * Number of TLB0 and TLB1 entries in the following table
  59. */
  60. .long 13
  61. #if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
  62. /*
  63. * TLB0 4K Non-cacheable, guarded
  64. * 0xff700000 4K Initial CCSRBAR mapping
  65. *
  66. * This ends up at a TLB0 Index==0 entry, and must not collide
  67. * with other TLB0 Entries.
  68. */
  69. .long FSL_BOOKE_MAS0(0, 0, 0)
  70. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  71. .long FSL_BOOKE_MAS2(CFG_CCSRBAR_DEFAULT, (MAS2_I|MAS2_G))
  72. .long FSL_BOOKE_MAS3(CFG_CCSRBAR_DEFAULT, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  73. #else
  74. #error("Update the number of table entries in tlb1_entry")
  75. #endif
  76. /*
  77. * TLB0 16K Cacheable, non-guarded
  78. * 0xd001_0000 16K Temporary Global data for initialization
  79. *
  80. * Use four 4K TLB0 entries. These entries must be cacheable
  81. * as they provide the bootstrap memory before the memory
  82. * controler and real memory have been configured.
  83. *
  84. * These entries end up at TLB0 Indicies 0x10, 0x14, 0x18 and 0x1c,
  85. * and must not collide with other TLB0 entries.
  86. */
  87. .long FSL_BOOKE_MAS0(0, 0, 0)
  88. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  89. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR, 0)
  90. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  91. .long FSL_BOOKE_MAS0(0, 0, 0)
  92. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  93. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 4 * 1024, 0)
  94. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 4 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  95. .long FSL_BOOKE_MAS0(0, 0, 0)
  96. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  97. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 8 * 1024, 0)
  98. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 8 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  99. .long FSL_BOOKE_MAS0(0, 0, 0)
  100. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  101. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 12 * 1024, 0)
  102. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 12 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  103. /*
  104. * TLB 0: 64M Non-cacheable, guarded
  105. * 0xfc000000 64M FLASH (8,16,32 or 64 MB)
  106. * Out of reset this entry is only 4K.
  107. */
  108. .long FSL_BOOKE_MAS0(1, 0, 0)
  109. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  110. .long FSL_BOOKE_MAS2(0xfc000000, (MAS2_I|MAS2_G))
  111. .long FSL_BOOKE_MAS3(0xfc000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  112. /*
  113. * TLB 1: 256M Non-cacheable, guarded
  114. * 0x80000000 256M PCI1 MEM First half
  115. */
  116. .long FSL_BOOKE_MAS0(1, 1, 0)
  117. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  118. .long FSL_BOOKE_MAS2(CFG_PCI1_MEM_BASE, (MAS2_I|MAS2_G))
  119. .long FSL_BOOKE_MAS3(CFG_PCI1_MEM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  120. /*
  121. * TLB 2: 256M Non-cacheable, guarded
  122. * 0x90000000 256M PCI1 MEM Second half
  123. */
  124. .long FSL_BOOKE_MAS0(1, 2, 0)
  125. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  126. .long FSL_BOOKE_MAS2(CFG_PCI1_MEM_BASE + 0x10000000, (MAS2_I|MAS2_G))
  127. .long FSL_BOOKE_MAS3(CFG_PCI1_MEM_BASE + 0x10000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  128. /*
  129. * TLB 3: 256M Non-cacheable, guarded
  130. * 0xc0000000 256M Rapid IO MEM First half
  131. */
  132. .long FSL_BOOKE_MAS0(1, 3, 0)
  133. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  134. .long FSL_BOOKE_MAS2(CFG_RIO_MEM_BASE, (MAS2_I|MAS2_G))
  135. .long FSL_BOOKE_MAS3(CFG_RIO_MEM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  136. /*
  137. * TLB 4: 256M Non-cacheable, guarded
  138. * 0xd0000000 256M Rapid IO MEM Second half
  139. */
  140. .long FSL_BOOKE_MAS0(1, 4, 0)
  141. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  142. .long FSL_BOOKE_MAS2(CFG_RIO_MEM_BASE + 0x10000000, (MAS2_I|MAS2_G))
  143. .long FSL_BOOKE_MAS3(CFG_RIO_MEM_BASE + 0x10000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  144. /*
  145. * TLB 5: 64M Non-cacheable, guarded
  146. * 0xe000_0000 1M CCSRBAR
  147. * 0xe200_0000 16M PCI1 IO
  148. */
  149. .long FSL_BOOKE_MAS0(1, 5, 0)
  150. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  151. .long FSL_BOOKE_MAS2(CFG_CCSRBAR, (MAS2_I|MAS2_G))
  152. .long FSL_BOOKE_MAS3(CFG_CCSRBAR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  153. /*
  154. * TLB 6: 64M Cacheable, non-guarded
  155. * 0xf000_0000 64M LBC SDRAM
  156. */
  157. .long FSL_BOOKE_MAS0(1, 6, 0)
  158. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  159. .long FSL_BOOKE_MAS2(CFG_LBC_SDRAM_BASE, 0)
  160. .long FSL_BOOKE_MAS3(CFG_LBC_SDRAM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  161. #if !defined(CONFIG_SPD_EEPROM)
  162. /*
  163. * TLB 7: 256M DDR
  164. * 0x00000000 256M DDR System memory
  165. * Without SPD EEPROM configured DDR, this must be setup manually.
  166. * Make sure the TLB count at the top of this table is correct.
  167. * Likely it needs to be increased by two for these entries.
  168. */
  169. .long FSL_BOOKE_MAS0(1, 7, 0)
  170. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  171. .long FSL_BOOKE_MAS2(CFG_DDR_SDRAM_BASE, 0)
  172. .long FSL_BOOKE_MAS3(CFG_DDR_SDRAM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  173. #endif
  174. entry_end
  175. /*
  176. * LAW(Local Access Window) configuration:
  177. *
  178. * 0x0000_0000 0x7fff_ffff DDR 2G
  179. * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
  180. * 0xc000_0000 0xdfff_ffff RapidIO 512M
  181. * 0xe000_0000 0xe000_ffff CCSR 1M
  182. * 0xe200_0000 0xe2ff_ffff PCI1 IO 16M
  183. * 0xf000_0000 0xf7ff_ffff SDRAM 128M
  184. * 0xf800_0000 0xf80f_ffff BCSR 1M
  185. * 0xfc00_0000 0xffff_ffff FLASH (boot bank) 64M
  186. *
  187. * Notes:
  188. * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
  189. * If flash is 8M at default position (last 8M), no LAW needed.
  190. */
  191. #if !defined(CONFIG_SPD_EEPROM)
  192. #define LAWBAR0 ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff)
  193. #define LAWAR0 (LAWAR_EN | LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_256M))
  194. #else
  195. #define LAWBAR0 0
  196. #define LAWAR0 ((LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_128M)) & ~LAWAR_EN)
  197. #endif
  198. #define LAWBAR1 ((CFG_PCI1_MEM_BASE>>12) & 0xfffff)
  199. #define LAWAR1 (LAWAR_EN | LAWAR_TRGT_IF_PCIX | (LAWAR_SIZE & LAWAR_SIZE_512M))
  200. /*
  201. * This is not so much the SDRAM map as it is the whole localbus map.
  202. */
  203. #define LAWBAR2 ((CFG_LBC_SDRAM_BASE>>12) & 0xfffff)
  204. #define LAWAR2 (LAWAR_EN | LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_256M))
  205. #define LAWBAR3 ((CFG_PCI1_IO_BASE>>12) & 0xfffff)
  206. #define LAWAR3 (LAWAR_EN | LAWAR_TRGT_IF_PCIX | (LAWAR_SIZE & LAWAR_SIZE_16M))
  207. /*
  208. * Rapid IO at 0xc000_0000 for 512 M
  209. */
  210. #define LAWBAR4 ((CFG_RIO_MEM_BASE>>12) & 0xfffff)
  211. #define LAWAR4 (LAWAR_EN | LAWAR_TRGT_IF_RIO | (LAWAR_SIZE & LAWAR_SIZE_512M))
  212. .section .bootpg, "ax"
  213. .globl law_entry
  214. law_entry:
  215. entry_start
  216. .long 0x05
  217. .long LAWBAR0,LAWAR0,LAWBAR1,LAWAR1,LAWBAR2,LAWAR2,LAWBAR3,LAWAR3
  218. .long LAWBAR4,LAWAR4
  219. entry_end