musb_core.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /******************************************************************
  2. * Copyright 2008 Mentor Graphics Corporation
  3. * Copyright (C) 2008 by Texas Instruments
  4. *
  5. * This file is part of the Inventra Controller Driver for Linux.
  6. *
  7. * The Inventra Controller Driver for Linux is free software; you
  8. * can redistribute it and/or modify it under the terms of the GNU
  9. * General Public License version 2 as published by the Free Software
  10. * Foundation.
  11. *
  12. * The Inventra Controller Driver for Linux is distributed in
  13. * the hope that it will be useful, but WITHOUT ANY WARRANTY;
  14. * without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  16. * License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with The Inventra Controller Driver for Linux ; if not,
  20. * write to the Free Software Foundation, Inc., 59 Temple Place,
  21. * Suite 330, Boston, MA 02111-1307 USA
  22. *
  23. * ANY DOWNLOAD, USE, REPRODUCTION, MODIFICATION OR DISTRIBUTION
  24. * OF THIS DRIVER INDICATES YOUR COMPLETE AND UNCONDITIONAL ACCEPTANCE
  25. * OF THOSE TERMS.THIS DRIVER IS PROVIDED "AS IS" AND MENTOR GRAPHICS
  26. * MAKES NO WARRANTIES, EXPRESS OR IMPLIED, RELATED TO THIS DRIVER.
  27. * MENTOR GRAPHICS SPECIFICALLY DISCLAIMS ALL IMPLIED WARRANTIES
  28. * OF MERCHANTABILITY; FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NON-INFRINGEMENT. MENTOR GRAPHICS DOES NOT PROVIDE SUPPORT
  30. * SERVICES OR UPDATES FOR THIS DRIVER, EVEN IF YOU ARE A MENTOR
  31. * GRAPHICS SUPPORT CUSTOMER.
  32. ******************************************************************/
  33. #ifndef __MUSB_HDRC_DEFS_H__
  34. #define __MUSB_HDRC_DEFS_H__
  35. #include <usb.h>
  36. #include <usb_defs.h>
  37. #include <asm/io.h>
  38. #define MUSB_EP0_FIFOSIZE 64 /* This is non-configurable */
  39. /* Mentor USB core register overlay structure */
  40. struct musb_regs {
  41. /* common registers */
  42. u8 faddr;
  43. u8 power;
  44. u16 intrtx;
  45. u16 intrrx;
  46. u16 intrtxe;
  47. u16 intrrxe;
  48. u8 intrusb;
  49. u8 intrusbe;
  50. u16 frame;
  51. u8 index;
  52. u8 testmode;
  53. /* indexed registers */
  54. u16 txmaxp;
  55. u16 txcsr;
  56. u16 rxmaxp;
  57. u16 rxcsr;
  58. u16 rxcount;
  59. u8 txtype;
  60. u8 txinterval;
  61. u8 rxtype;
  62. u8 rxinterval;
  63. u8 reserved0;
  64. u8 fifosize;
  65. /* fifo */
  66. u32 fifox[16];
  67. /* OTG, dynamic FIFO, version & vendor registers */
  68. u8 devctl;
  69. u8 reserved1;
  70. u8 txfifosz;
  71. u8 rxfifosz;
  72. u16 txfifoadd;
  73. u16 rxfifoadd;
  74. u32 vcontrol;
  75. u16 hwvers;
  76. u16 reserved2[5];
  77. u8 epinfo;
  78. u8 raminfo;
  79. u8 linkinfo;
  80. u8 vplen;
  81. u8 hseof1;
  82. u8 fseof1;
  83. u8 lseof1;
  84. u8 reserved3;
  85. /* target address registers */
  86. struct musb_tar_regs {
  87. u8 txfuncaddr;
  88. u8 reserved0;
  89. u8 txhubaddr;
  90. u8 txhubport;
  91. u8 rxfuncaddr;
  92. u8 reserved1;
  93. u8 rxhubaddr;
  94. u8 rxhubport;
  95. } tar[16];
  96. } __attribute((aligned(32)));
  97. /*
  98. * MUSB Register bits
  99. */
  100. /* POWER */
  101. #define MUSB_POWER_ISOUPDATE 0x80
  102. #define MUSB_POWER_SOFTCONN 0x40
  103. #define MUSB_POWER_HSENAB 0x20
  104. #define MUSB_POWER_HSMODE 0x10
  105. #define MUSB_POWER_RESET 0x08
  106. #define MUSB_POWER_RESUME 0x04
  107. #define MUSB_POWER_SUSPENDM 0x02
  108. #define MUSB_POWER_ENSUSPEND 0x01
  109. #define MUSB_POWER_HSMODE_SHIFT 4
  110. /* INTRUSB */
  111. #define MUSB_INTR_SUSPEND 0x01
  112. #define MUSB_INTR_RESUME 0x02
  113. #define MUSB_INTR_RESET 0x04
  114. #define MUSB_INTR_BABBLE 0x04
  115. #define MUSB_INTR_SOF 0x08
  116. #define MUSB_INTR_CONNECT 0x10
  117. #define MUSB_INTR_DISCONNECT 0x20
  118. #define MUSB_INTR_SESSREQ 0x40
  119. #define MUSB_INTR_VBUSERROR 0x80 /* For SESSION end */
  120. /* DEVCTL */
  121. #define MUSB_DEVCTL_BDEVICE 0x80
  122. #define MUSB_DEVCTL_FSDEV 0x40
  123. #define MUSB_DEVCTL_LSDEV 0x20
  124. #define MUSB_DEVCTL_VBUS 0x18
  125. #define MUSB_DEVCTL_VBUS_SHIFT 3
  126. #define MUSB_DEVCTL_HM 0x04
  127. #define MUSB_DEVCTL_HR 0x02
  128. #define MUSB_DEVCTL_SESSION 0x01
  129. /* TESTMODE */
  130. #define MUSB_TEST_FORCE_HOST 0x80
  131. #define MUSB_TEST_FIFO_ACCESS 0x40
  132. #define MUSB_TEST_FORCE_FS 0x20
  133. #define MUSB_TEST_FORCE_HS 0x10
  134. #define MUSB_TEST_PACKET 0x08
  135. #define MUSB_TEST_K 0x04
  136. #define MUSB_TEST_J 0x02
  137. #define MUSB_TEST_SE0_NAK 0x01
  138. /* Allocate for double-packet buffering (effectively doubles assigned _SIZE) */
  139. #define MUSB_FIFOSZ_DPB 0x10
  140. /* Allocation size (8, 16, 32, ... 4096) */
  141. #define MUSB_FIFOSZ_SIZE 0x0f
  142. /* CSR0 */
  143. #define MUSB_CSR0_FLUSHFIFO 0x0100
  144. #define MUSB_CSR0_TXPKTRDY 0x0002
  145. #define MUSB_CSR0_RXPKTRDY 0x0001
  146. /* CSR0 in Peripheral mode */
  147. #define MUSB_CSR0_P_SVDSETUPEND 0x0080
  148. #define MUSB_CSR0_P_SVDRXPKTRDY 0x0040
  149. #define MUSB_CSR0_P_SENDSTALL 0x0020
  150. #define MUSB_CSR0_P_SETUPEND 0x0010
  151. #define MUSB_CSR0_P_DATAEND 0x0008
  152. #define MUSB_CSR0_P_SENTSTALL 0x0004
  153. /* CSR0 in Host mode */
  154. #define MUSB_CSR0_H_DIS_PING 0x0800
  155. #define MUSB_CSR0_H_WR_DATATOGGLE 0x0400 /* Set to allow setting: */
  156. #define MUSB_CSR0_H_DATATOGGLE 0x0200 /* Data toggle control */
  157. #define MUSB_CSR0_H_NAKTIMEOUT 0x0080
  158. #define MUSB_CSR0_H_STATUSPKT 0x0040
  159. #define MUSB_CSR0_H_REQPKT 0x0020
  160. #define MUSB_CSR0_H_ERROR 0x0010
  161. #define MUSB_CSR0_H_SETUPPKT 0x0008
  162. #define MUSB_CSR0_H_RXSTALL 0x0004
  163. /* CSR0 bits to avoid zeroing (write zero clears, write 1 ignored) */
  164. #define MUSB_CSR0_P_WZC_BITS \
  165. (MUSB_CSR0_P_SENTSTALL)
  166. #define MUSB_CSR0_H_WZC_BITS \
  167. (MUSB_CSR0_H_NAKTIMEOUT | MUSB_CSR0_H_RXSTALL \
  168. | MUSB_CSR0_RXPKTRDY)
  169. /* TxType/RxType */
  170. #define MUSB_TYPE_SPEED 0xc0
  171. #define MUSB_TYPE_SPEED_SHIFT 6
  172. #define MUSB_TYPE_SPEED_HIGH 1
  173. #define MUSB_TYPE_SPEED_FULL 2
  174. #define MUSB_TYPE_SPEED_LOW 3
  175. #define MUSB_TYPE_PROTO 0x30 /* Implicitly zero for ep0 */
  176. #define MUSB_TYPE_PROTO_SHIFT 4
  177. #define MUSB_TYPE_REMOTE_END 0xf /* Implicitly zero for ep0 */
  178. #define MUSB_TYPE_PROTO_BULK 2
  179. #define MUSB_TYPE_PROTO_INTR 3
  180. /* CONFIGDATA */
  181. #define MUSB_CONFIGDATA_MPRXE 0x80 /* Auto bulk pkt combining */
  182. #define MUSB_CONFIGDATA_MPTXE 0x40 /* Auto bulk pkt splitting */
  183. #define MUSB_CONFIGDATA_BIGENDIAN 0x20
  184. #define MUSB_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
  185. #define MUSB_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
  186. #define MUSB_CONFIGDATA_DYNFIFO 0x04 /* Dynamic FIFO sizing */
  187. #define MUSB_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
  188. #define MUSB_CONFIGDATA_UTMIDW 0x01 /* Data width 0/1 => 8/16bits */
  189. /* TXCSR in Peripheral and Host mode */
  190. #define MUSB_TXCSR_AUTOSET 0x8000
  191. #define MUSB_TXCSR_MODE 0x2000
  192. #define MUSB_TXCSR_DMAENAB 0x1000
  193. #define MUSB_TXCSR_FRCDATATOG 0x0800
  194. #define MUSB_TXCSR_DMAMODE 0x0400
  195. #define MUSB_TXCSR_CLRDATATOG 0x0040
  196. #define MUSB_TXCSR_FLUSHFIFO 0x0008
  197. #define MUSB_TXCSR_FIFONOTEMPTY 0x0002
  198. #define MUSB_TXCSR_TXPKTRDY 0x0001
  199. /* TXCSR in Peripheral mode */
  200. #define MUSB_TXCSR_P_ISO 0x4000
  201. #define MUSB_TXCSR_P_INCOMPTX 0x0080
  202. #define MUSB_TXCSR_P_SENTSTALL 0x0020
  203. #define MUSB_TXCSR_P_SENDSTALL 0x0010
  204. #define MUSB_TXCSR_P_UNDERRUN 0x0004
  205. /* TXCSR in Host mode */
  206. #define MUSB_TXCSR_H_WR_DATATOGGLE 0x0200
  207. #define MUSB_TXCSR_H_DATATOGGLE 0x0100
  208. #define MUSB_TXCSR_H_NAKTIMEOUT 0x0080
  209. #define MUSB_TXCSR_H_RXSTALL 0x0020
  210. #define MUSB_TXCSR_H_ERROR 0x0004
  211. #define MUSB_TXCSR_H_DATATOGGLE_SHIFT 8
  212. /* TXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  213. #define MUSB_TXCSR_P_WZC_BITS \
  214. (MUSB_TXCSR_P_INCOMPTX | MUSB_TXCSR_P_SENTSTALL \
  215. | MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_FIFONOTEMPTY)
  216. #define MUSB_TXCSR_H_WZC_BITS \
  217. (MUSB_TXCSR_H_NAKTIMEOUT | MUSB_TXCSR_H_RXSTALL \
  218. | MUSB_TXCSR_H_ERROR | MUSB_TXCSR_FIFONOTEMPTY)
  219. /* RXCSR in Peripheral and Host mode */
  220. #define MUSB_RXCSR_AUTOCLEAR 0x8000
  221. #define MUSB_RXCSR_DMAENAB 0x2000
  222. #define MUSB_RXCSR_DISNYET 0x1000
  223. #define MUSB_RXCSR_PID_ERR 0x1000
  224. #define MUSB_RXCSR_DMAMODE 0x0800
  225. #define MUSB_RXCSR_INCOMPRX 0x0100
  226. #define MUSB_RXCSR_CLRDATATOG 0x0080
  227. #define MUSB_RXCSR_FLUSHFIFO 0x0010
  228. #define MUSB_RXCSR_DATAERROR 0x0008
  229. #define MUSB_RXCSR_FIFOFULL 0x0002
  230. #define MUSB_RXCSR_RXPKTRDY 0x0001
  231. /* RXCSR in Peripheral mode */
  232. #define MUSB_RXCSR_P_ISO 0x4000
  233. #define MUSB_RXCSR_P_SENTSTALL 0x0040
  234. #define MUSB_RXCSR_P_SENDSTALL 0x0020
  235. #define MUSB_RXCSR_P_OVERRUN 0x0004
  236. /* RXCSR in Host mode */
  237. #define MUSB_RXCSR_H_AUTOREQ 0x4000
  238. #define MUSB_RXCSR_H_WR_DATATOGGLE 0x0400
  239. #define MUSB_RXCSR_H_DATATOGGLE 0x0200
  240. #define MUSB_RXCSR_H_RXSTALL 0x0040
  241. #define MUSB_RXCSR_H_REQPKT 0x0020
  242. #define MUSB_RXCSR_H_ERROR 0x0004
  243. #define MUSB_S_RXCSR_H_DATATOGGLE 9
  244. /* RXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  245. #define MUSB_RXCSR_P_WZC_BITS \
  246. (MUSB_RXCSR_P_SENTSTALL | MUSB_RXCSR_P_OVERRUN \
  247. | MUSB_RXCSR_RXPKTRDY)
  248. #define MUSB_RXCSR_H_WZC_BITS \
  249. (MUSB_RXCSR_H_RXSTALL | MUSB_RXCSR_H_ERROR \
  250. | MUSB_RXCSR_DATAERROR | MUSB_RXCSR_RXPKTRDY)
  251. /* HUBADDR */
  252. #define MUSB_HUBADDR_MULTI_TT 0x80
  253. /* Endpoint configuration information. Note: The value of endpoint fifo size
  254. * element should be either 8,16,32,64,128,256,512,1024,2048 or 4096. Other
  255. * values are not supported
  256. */
  257. struct musb_epinfo {
  258. u8 epnum; /* endpoint number */
  259. u8 epdir; /* endpoint direction */
  260. u16 epsize; /* endpoint FIFO size */
  261. };
  262. /*
  263. * Platform specific MUSB configuration. Any platform using the musb
  264. * functionality should create one instance of this structure in the
  265. * platform specific file.
  266. */
  267. struct musb_config {
  268. struct musb_regs *regs;
  269. u32 timeout;
  270. u8 musb_speed;
  271. };
  272. /* externally defined data */
  273. extern struct musb_config musb_cfg;
  274. extern struct musb_regs *musbr;
  275. /* exported functions */
  276. extern void musb_start(void);
  277. extern void musb_configure_ep(struct musb_epinfo *epinfo, u8 cnt);
  278. extern void write_fifo(u8 ep, u32 length, void *fifo_data);
  279. extern void read_fifo(u8 ep, u32 length, void *fifo_data);
  280. /* extern functions */
  281. extern inline void musb_writew(u32 offset, u16 value);
  282. extern inline void musb_writeb(u32 offset, u8 value);
  283. extern inline u16 musb_readw(u32 offset);
  284. extern inline u8 musb_readb(u32 offset);
  285. #endif /* __MUSB_HDRC_DEFS_H__ */