cpu.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240
  1. /*
  2. * (C) Copyright 2008 Texas Insturments
  3. *
  4. * (C) Copyright 2002
  5. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  6. * Marius Groeger <mgroeger@sysgo.de>
  7. *
  8. * (C) Copyright 2002
  9. * Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. /*
  30. * CPU specific code
  31. */
  32. #include <common.h>
  33. #include <command.h>
  34. #include <asm/arch/sys_proto.h>
  35. #ifdef CONFIG_USE_IRQ
  36. DECLARE_GLOBAL_DATA_PTR;
  37. #endif
  38. #ifndef CONFIG_L2_OFF
  39. void l2cache_disable(void);
  40. #endif
  41. static void cache_flush(void);
  42. /* read co-processor 15, register #1 (control register) */
  43. static unsigned long read_p15_c1(void)
  44. {
  45. unsigned long value;
  46. __asm__ __volatile__("mrc p15, 0, %0, c1, c0, 0\
  47. @ read control reg\n":"=r"(value)
  48. ::"memory");
  49. return value;
  50. }
  51. /* write to co-processor 15, register #1 (control register) */
  52. static void write_p15_c1(unsigned long value)
  53. {
  54. __asm__ __volatile__("mcr p15, 0, %0, c1, c0, 0\
  55. @ write it back\n"::"r"(value)
  56. : "memory");
  57. read_p15_c1();
  58. }
  59. static void cp_delay(void)
  60. {
  61. /* Many OMAP regs need at least 2 nops */
  62. asm("nop");
  63. asm("nop");
  64. }
  65. /* See also ARM Ref. Man. */
  66. #define C1_MMU (1<<0) /* mmu off/on */
  67. #define C1_ALIGN (1<<1) /* alignment faults off/on */
  68. #define C1_DC (1<<2) /* dcache off/on */
  69. #define C1_WB (1<<3) /* merging write buffer on/off */
  70. #define C1_BIG_ENDIAN (1<<7) /* big endian off/on */
  71. #define C1_SYS_PROT (1<<8) /* system protection */
  72. #define C1_ROM_PROT (1<<9) /* ROM protection */
  73. #define C1_IC (1<<12) /* icache off/on */
  74. #define C1_HIGH_VECTORS (1<<13) /* location of vectors: low/high addresses */
  75. #define RESERVED_1 (0xf << 3) /* must be 111b for R/W */
  76. int cpu_init(void)
  77. {
  78. /*
  79. * setup up stacks if necessary
  80. */
  81. #ifdef CONFIG_USE_IRQ
  82. IRQ_STACK_START =
  83. _armboot_start - CONFIG_SYS_MALLOC_LEN - CONFIG_SYS_GBL_DATA_SIZE - 4;
  84. FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
  85. #endif
  86. return 0;
  87. }
  88. int cleanup_before_linux(void)
  89. {
  90. unsigned int i;
  91. /*
  92. * this function is called just before we call linux
  93. * it prepares the processor for linux
  94. *
  95. * we turn off caches etc ...
  96. */
  97. disable_interrupts();
  98. /* turn off I/D-cache */
  99. icache_disable();
  100. dcache_disable();
  101. /* invalidate I-cache */
  102. cache_flush();
  103. #ifndef CONFIG_L2_OFF
  104. /* turn off L2 cache */
  105. l2cache_disable();
  106. /* invalidate L2 cache also */
  107. v7_flush_dcache_all(get_device_type());
  108. #endif
  109. i = 0;
  110. /* mem barrier to sync up things */
  111. asm("mcr p15, 0, %0, c7, c10, 4": :"r"(i));
  112. #ifndef CONFIG_L2_OFF
  113. l2cache_enable();
  114. #endif
  115. return 0;
  116. }
  117. int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  118. {
  119. disable_interrupts();
  120. reset_cpu(0);
  121. /* NOTREACHED */
  122. return 0;
  123. }
  124. void icache_enable(void)
  125. {
  126. ulong reg;
  127. reg = read_p15_c1(); /* get control reg. */
  128. cp_delay();
  129. write_p15_c1(reg | C1_IC);
  130. }
  131. void icache_disable(void)
  132. {
  133. ulong reg;
  134. reg = read_p15_c1();
  135. cp_delay();
  136. write_p15_c1(reg & ~C1_IC);
  137. }
  138. void dcache_disable (void)
  139. {
  140. ulong reg;
  141. reg = read_p15_c1 ();
  142. cp_delay ();
  143. write_p15_c1 (reg & ~C1_DC);
  144. }
  145. void l2cache_enable()
  146. {
  147. unsigned long i;
  148. volatile unsigned int j;
  149. /* ES2 onwards we can disable/enable L2 ourselves */
  150. if (get_cpu_rev() == CPU_3430_ES2) {
  151. __asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
  152. __asm__ __volatile__("orr %0, %0, #0x2":"=r"(i));
  153. __asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
  154. } else {
  155. /* Save r0, r12 and restore them after usage */
  156. __asm__ __volatile__("mov %0, r12":"=r"(j));
  157. __asm__ __volatile__("mov %0, r0":"=r"(i));
  158. /*
  159. * GP Device ROM code API usage here
  160. * r12 = AUXCR Write function and r0 value
  161. */
  162. __asm__ __volatile__("mov r12, #0x3");
  163. __asm__ __volatile__("mrc p15, 0, r0, c1, c0, 1");
  164. __asm__ __volatile__("orr r0, r0, #0x2");
  165. /* SMI instruction to call ROM Code API */
  166. __asm__ __volatile__(".word 0xE1600070");
  167. __asm__ __volatile__("mov r0, %0":"=r"(i));
  168. __asm__ __volatile__("mov r12, %0":"=r"(j));
  169. }
  170. }
  171. void l2cache_disable()
  172. {
  173. unsigned long i;
  174. volatile unsigned int j;
  175. /* ES2 onwards we can disable/enable L2 ourselves */
  176. if (get_cpu_rev() == CPU_3430_ES2) {
  177. __asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
  178. __asm__ __volatile__("bic %0, %0, #0x2":"=r"(i));
  179. __asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
  180. } else {
  181. /* Save r0, r12 and restore them after usage */
  182. __asm__ __volatile__("mov %0, r12":"=r"(j));
  183. __asm__ __volatile__("mov %0, r0":"=r"(i));
  184. /*
  185. * GP Device ROM code API usage here
  186. * r12 = AUXCR Write function and r0 value
  187. */
  188. __asm__ __volatile__("mov r12, #0x3");
  189. __asm__ __volatile__("mrc p15, 0, r0, c1, c0, 1");
  190. __asm__ __volatile__("bic r0, r0, #0x2");
  191. /* SMI instruction to call ROM Code API */
  192. __asm__ __volatile__(".word 0xE1600070");
  193. __asm__ __volatile__("mov r0, %0":"=r"(i));
  194. __asm__ __volatile__("mov r12, %0":"=r"(j));
  195. }
  196. }
  197. int icache_status(void)
  198. {
  199. return (read_p15_c1() & C1_IC) != 0;
  200. }
  201. static void cache_flush(void)
  202. {
  203. asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (0));
  204. }