ddr.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <i2c.h>
  10. #include <hwconfig.h>
  11. #include <asm/mmu.h>
  12. #include <asm/fsl_ddr_sdram.h>
  13. #include <asm/fsl_ddr_dimm_params.h>
  14. #include <asm/fsl_law.h>
  15. DECLARE_GLOBAL_DATA_PTR;
  16. /*
  17. * Fixed sdram init -- doesn't use serial presence detect.
  18. */
  19. extern fixed_ddr_parm_t fixed_ddr_parm_0[];
  20. #if (CONFIG_NUM_DDR_CONTROLLERS == 2)
  21. extern fixed_ddr_parm_t fixed_ddr_parm_1[];
  22. #endif
  23. phys_size_t fixed_sdram(void)
  24. {
  25. int i;
  26. char buf[32];
  27. fsl_ddr_cfg_regs_t ddr_cfg_regs;
  28. phys_size_t ddr_size;
  29. unsigned int lawbar1_target_id;
  30. ulong ddr_freq, ddr_freq_mhz;
  31. ddr_freq = get_ddr_freq(0);
  32. ddr_freq_mhz = ddr_freq / 1000000;
  33. printf("Configuring DDR for %s MT/s data rate\n",
  34. strmhz(buf, ddr_freq));
  35. for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
  36. if ((ddr_freq_mhz > fixed_ddr_parm_0[i].min_freq) &&
  37. (ddr_freq_mhz <= fixed_ddr_parm_0[i].max_freq)) {
  38. memcpy(&ddr_cfg_regs,
  39. fixed_ddr_parm_0[i].ddr_settings,
  40. sizeof(ddr_cfg_regs));
  41. break;
  42. }
  43. }
  44. if (fixed_ddr_parm_0[i].max_freq == 0)
  45. panic("Unsupported DDR data rate %s MT/s data rate\n",
  46. strmhz(buf, ddr_freq));
  47. ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  48. ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
  49. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0);
  50. #if (CONFIG_NUM_DDR_CONTROLLERS == 2)
  51. memcpy(&ddr_cfg_regs,
  52. fixed_ddr_parm_1[i].ddr_settings,
  53. sizeof(ddr_cfg_regs));
  54. ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
  55. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 1);
  56. #endif
  57. /*
  58. * setup laws for DDR. If not interleaving, presuming half memory on
  59. * DDR1 and the other half on DDR2
  60. */
  61. if (fixed_ddr_parm_0[i].ddr_settings->cs[0].config & 0x20000000) {
  62. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  63. ddr_size,
  64. LAW_TRGT_IF_DDR_INTRLV) < 0) {
  65. printf("ERROR setting Local Access Windows for DDR\n");
  66. return 0;
  67. }
  68. } else {
  69. #if (CONFIG_NUM_DDR_CONTROLLERS == 2)
  70. /* We require both controllers have identical DIMMs */
  71. lawbar1_target_id = LAW_TRGT_IF_DDR_1;
  72. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  73. ddr_size / 2,
  74. lawbar1_target_id) < 0) {
  75. printf("ERROR setting Local Access Windows for DDR\n");
  76. return 0;
  77. }
  78. lawbar1_target_id = LAW_TRGT_IF_DDR_2;
  79. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE + ddr_size / 2,
  80. ddr_size / 2,
  81. lawbar1_target_id) < 0) {
  82. printf("ERROR setting Local Access Windows for DDR\n");
  83. return 0;
  84. }
  85. #else
  86. lawbar1_target_id = LAW_TRGT_IF_DDR_1;
  87. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  88. ddr_size,
  89. lawbar1_target_id) < 0) {
  90. printf("ERROR setting Local Access Windows for DDR\n");
  91. return 0;
  92. }
  93. #endif
  94. }
  95. return ddr_size;
  96. }
  97. static void get_spd(ddr3_spd_eeprom_t *spd, unsigned char i2c_address)
  98. {
  99. int ret;
  100. ret = i2c_read(i2c_address, 0, 1, (uchar *)spd, sizeof(ddr3_spd_eeprom_t));
  101. if (ret) {
  102. debug("DDR: failed to read SPD from address %u\n", i2c_address);
  103. memset(spd, 0, sizeof(ddr3_spd_eeprom_t));
  104. }
  105. }
  106. unsigned int fsl_ddr_get_mem_data_rate(void)
  107. {
  108. return get_ddr_freq(0);
  109. }
  110. void fsl_ddr_get_spd(ddr3_spd_eeprom_t *ctrl_dimms_spd,
  111. unsigned int ctrl_num)
  112. {
  113. unsigned int i;
  114. unsigned int i2c_address = 0;
  115. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  116. if (ctrl_num == 0 && i == 0)
  117. i2c_address = SPD_EEPROM_ADDRESS1;
  118. else if (ctrl_num == 1 && i == 0)
  119. i2c_address = SPD_EEPROM_ADDRESS2;
  120. get_spd(&(ctrl_dimms_spd[i]), i2c_address);
  121. }
  122. }
  123. typedef struct {
  124. u32 datarate_mhz_low;
  125. u32 datarate_mhz_high;
  126. u32 n_ranks;
  127. u32 clk_adjust;
  128. u32 wrlvl_start;
  129. u32 cpo;
  130. u32 write_data_delay;
  131. u32 force_2T;
  132. } board_specific_parameters_t;
  133. /* ranges for parameters:
  134. * wr_data_delay = 0-6
  135. * clk adjust = 0-8
  136. * cpo 2-0x1E (30)
  137. */
  138. /* XXX: these values need to be checked for all interleaving modes. */
  139. /* XXX: No reliable dual-rank 800 MHz setting has been found. It may
  140. * seem reliable, but errors will appear when memory intensive
  141. * program is run. */
  142. /* XXX: Single rank at 800 MHz is OK. */
  143. const board_specific_parameters_t board_specific_parameters[][30] = {
  144. {
  145. /*
  146. * memory controller 0
  147. * lo| hi| num| clk| wrlvl | cpo |wrdata|2T
  148. * mhz| mhz|ranks|adjst| start | delay|
  149. */
  150. { 0, 850, 4, 4, 6, 0xff, 2, 0},
  151. {851, 950, 4, 5, 7, 0xff, 2, 0},
  152. {951, 1050, 4, 5, 8, 0xff, 2, 0},
  153. {1051, 1250, 4, 5, 10, 0xff, 2, 0},
  154. {1251, 1350, 4, 5, 11, 0xff, 2, 0},
  155. { 0, 850, 2, 5, 6, 0xff, 2, 0},
  156. {851, 950, 2, 5, 7, 0xff, 2, 0},
  157. {951, 1050, 2, 5, 7, 0xff, 2, 0},
  158. {1051, 1250, 2, 4, 6, 0xff, 2, 0},
  159. {1251, 1350, 2, 5, 7, 0xff, 2, 0},
  160. },
  161. {
  162. /*
  163. * memory controller 1
  164. * lo| hi| num| clk| wrlvl | cpo |wrdata|2T
  165. * mhz| mhz|ranks|adjst| start | delay|
  166. */
  167. { 0, 850, 4, 4, 6, 0xff, 2, 0},
  168. {851, 950, 4, 5, 7, 0xff, 2, 0},
  169. {951, 1050, 4, 5, 8, 0xff, 2, 0},
  170. {1051, 1250, 4, 5, 10, 0xff, 2, 0},
  171. {1251, 1350, 4, 5, 11, 0xff, 2, 0},
  172. { 0, 850, 2, 5, 6, 0xff, 2, 0},
  173. {851, 950, 2, 5, 7, 0xff, 2, 0},
  174. {951, 1050, 2, 5, 7, 0xff, 2, 0},
  175. {1051, 1250, 2, 4, 6, 0xff, 2, 0},
  176. {1251, 1350, 2, 5, 7, 0xff, 2, 0},
  177. }
  178. };
  179. void fsl_ddr_board_options(memctl_options_t *popts,
  180. dimm_params_t *pdimm,
  181. unsigned int ctrl_num)
  182. {
  183. const board_specific_parameters_t *pbsp =
  184. &(board_specific_parameters[ctrl_num][0]);
  185. u32 num_params = sizeof(board_specific_parameters[ctrl_num]) /
  186. sizeof(board_specific_parameters[0][0]);
  187. u32 i;
  188. ulong ddr_freq;
  189. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  190. * freqency and n_banks specified in board_specific_parameters table.
  191. */
  192. ddr_freq = get_ddr_freq(0) / 1000000;
  193. for (i = 0; i < num_params; i++) {
  194. if (ddr_freq >= pbsp->datarate_mhz_low &&
  195. ddr_freq <= pbsp->datarate_mhz_high &&
  196. pdimm[0].n_ranks == pbsp->n_ranks) {
  197. popts->cpo_override = pbsp->cpo;
  198. popts->write_data_delay = pbsp->write_data_delay;
  199. popts->clk_adjust = pbsp->clk_adjust;
  200. popts->wrlvl_start = pbsp->wrlvl_start;
  201. popts->twoT_en = pbsp->force_2T;
  202. }
  203. pbsp++;
  204. }
  205. /*
  206. * Factors to consider for half-strength driver enable:
  207. * - number of DIMMs installed
  208. */
  209. popts->half_strength_driver_enable = 0;
  210. /*
  211. * Write leveling override
  212. */
  213. popts->wrlvl_override = 1;
  214. popts->wrlvl_sample = 0xf;
  215. /*
  216. * Rtt and Rtt_WR override
  217. */
  218. popts->rtt_override = 0;
  219. /* Enable ZQ calibration */
  220. popts->zq_en = 1;
  221. /* DHC_EN =1, ODT = 60 Ohm */
  222. popts->ddr_cdr1 = DDR_CDR1_DHC_EN;
  223. /* override SPD values. rcw_2 should vary at differnt speed */
  224. if (pdimm[0].n_ranks == 4) {
  225. popts->rcw_override = 1;
  226. popts->rcw_1 = 0x000a5a00;
  227. if (ddr_freq <= 800)
  228. popts->rcw_2 = 0x00000000;
  229. else if (ddr_freq <= 1066)
  230. popts->rcw_2 = 0x00100000;
  231. else if (ddr_freq <= 1333)
  232. popts->rcw_2 = 0x00200000;
  233. else
  234. popts->rcw_2 = 0x00300000;
  235. }
  236. }
  237. phys_size_t initdram(int board_type)
  238. {
  239. phys_size_t dram_size;
  240. puts("Initializing....");
  241. if (fsl_use_spd()) {
  242. puts("using SPD\n");
  243. dram_size = fsl_ddr_sdram();
  244. } else {
  245. puts("using fixed parameters\n");
  246. dram_size = fixed_sdram();
  247. }
  248. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  249. dram_size *= 0x100000;
  250. puts(" DDR: ");
  251. return dram_size;
  252. }