ocotea.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. * Copyright (C) 2004 PaulReynolds@lhsolutions.com
  3. *
  4. * (C) Copyright 2005
  5. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include "ocotea.h"
  27. #include <asm/processor.h>
  28. #include <spd_sdram.h>
  29. #include <asm/ppc4xx-emac.h>
  30. DECLARE_GLOBAL_DATA_PTR;
  31. #define BOOT_SMALL_FLASH 32 /* 00100000 */
  32. #define FLASH_ONBD_N 2 /* 00000010 */
  33. #define FLASH_SRAM_SEL 1 /* 00000001 */
  34. long int fixed_sdram (void);
  35. void fpga_init (void);
  36. int board_early_init_f (void)
  37. {
  38. unsigned long mfr;
  39. unsigned char *fpga_base = (unsigned char *) CONFIG_SYS_FPGA_BASE;
  40. unsigned char switch_status;
  41. unsigned long cs0_base;
  42. unsigned long cs0_size;
  43. unsigned long cs0_twt;
  44. unsigned long cs2_base;
  45. unsigned long cs2_size;
  46. unsigned long cs2_twt;
  47. /*-------------------------------------------------------------------------+
  48. | Initialize EBC CONFIG
  49. +-------------------------------------------------------------------------*/
  50. mtebc(EBC0_CFG, EBC_CFG_LE_UNLOCK |
  51. EBC_CFG_PTD_ENABLE | EBC_CFG_RTC_64PERCLK |
  52. EBC_CFG_ATC_PREVIOUS | EBC_CFG_DTC_PREVIOUS |
  53. EBC_CFG_CTC_PREVIOUS | EBC_CFG_EMC_NONDEFAULT |
  54. EBC_CFG_PME_DISABLE | EBC_CFG_PR_32);
  55. /*-------------------------------------------------------------------------+
  56. | FPGA. Initialize bank 7 with default values.
  57. +-------------------------------------------------------------------------*/
  58. mtebc(PB7AP, EBC_BXAP_BME_DISABLED|EBC_BXAP_TWT_ENCODE(7)|
  59. EBC_BXAP_BCE_DISABLE|
  60. EBC_BXAP_CSN_ENCODE(1)|EBC_BXAP_OEN_ENCODE(1)|
  61. EBC_BXAP_WBN_ENCODE(1)|EBC_BXAP_WBF_ENCODE(1)|
  62. EBC_BXAP_TH_ENCODE(1)|EBC_BXAP_RE_DISABLED|
  63. EBC_BXAP_BEM_WRITEONLY|
  64. EBC_BXAP_PEN_DISABLED);
  65. mtebc(PB7CR, EBC_BXCR_BAS_ENCODE(0x48300000)|
  66. EBC_BXCR_BS_1MB|EBC_BXCR_BU_RW|EBC_BXCR_BW_8BIT);
  67. /* read FPGA base register FPGA_REG0 */
  68. switch_status = *fpga_base;
  69. if (switch_status & 0x40) {
  70. cs0_base = 0xFFE00000;
  71. cs0_size = EBC_BXCR_BS_2MB;
  72. cs0_twt = 8;
  73. cs2_base = 0xFF800000;
  74. cs2_size = EBC_BXCR_BS_4MB;
  75. cs2_twt = 10;
  76. } else {
  77. cs0_base = 0xFFC00000;
  78. cs0_size = EBC_BXCR_BS_4MB;
  79. cs0_twt = 10;
  80. cs2_base = 0xFF800000;
  81. cs2_size = EBC_BXCR_BS_2MB;
  82. cs2_twt = 8;
  83. }
  84. /*-------------------------------------------------------------------------+
  85. | 1 MB FLASH / 1 MB SRAM. Initialize bank 0 with default values.
  86. +-------------------------------------------------------------------------*/
  87. mtebc(PB0AP, EBC_BXAP_BME_DISABLED|EBC_BXAP_TWT_ENCODE(cs0_twt)|
  88. EBC_BXAP_BCE_DISABLE|
  89. EBC_BXAP_CSN_ENCODE(1)|EBC_BXAP_OEN_ENCODE(1)|
  90. EBC_BXAP_WBN_ENCODE(1)|EBC_BXAP_WBF_ENCODE(1)|
  91. EBC_BXAP_TH_ENCODE(1)|EBC_BXAP_RE_DISABLED|
  92. EBC_BXAP_BEM_WRITEONLY|
  93. EBC_BXAP_PEN_DISABLED);
  94. mtebc(PB0CR, EBC_BXCR_BAS_ENCODE(cs0_base)|
  95. cs0_size|EBC_BXCR_BU_RW|EBC_BXCR_BW_8BIT);
  96. /*-------------------------------------------------------------------------+
  97. | 8KB NVRAM/RTC. Initialize bank 1 with default values.
  98. +-------------------------------------------------------------------------*/
  99. mtebc(PB1AP, EBC_BXAP_BME_DISABLED|EBC_BXAP_TWT_ENCODE(10)|
  100. EBC_BXAP_BCE_DISABLE|
  101. EBC_BXAP_CSN_ENCODE(1)|EBC_BXAP_OEN_ENCODE(1)|
  102. EBC_BXAP_WBN_ENCODE(1)|EBC_BXAP_WBF_ENCODE(1)|
  103. EBC_BXAP_TH_ENCODE(1)|EBC_BXAP_RE_DISABLED|
  104. EBC_BXAP_BEM_WRITEONLY|
  105. EBC_BXAP_PEN_DISABLED);
  106. mtebc(PB1CR, EBC_BXCR_BAS_ENCODE(0x48000000)|
  107. EBC_BXCR_BS_1MB|EBC_BXCR_BU_RW|EBC_BXCR_BW_8BIT);
  108. /*-------------------------------------------------------------------------+
  109. | 4 MB FLASH. Initialize bank 2 with default values.
  110. +-------------------------------------------------------------------------*/
  111. mtebc(PB2AP, EBC_BXAP_BME_DISABLED|EBC_BXAP_TWT_ENCODE(cs2_twt)|
  112. EBC_BXAP_BCE_DISABLE|
  113. EBC_BXAP_CSN_ENCODE(1)|EBC_BXAP_OEN_ENCODE(1)|
  114. EBC_BXAP_WBN_ENCODE(1)|EBC_BXAP_WBF_ENCODE(1)|
  115. EBC_BXAP_TH_ENCODE(1)|EBC_BXAP_RE_DISABLED|
  116. EBC_BXAP_BEM_WRITEONLY|
  117. EBC_BXAP_PEN_DISABLED);
  118. mtebc(PB2CR, EBC_BXCR_BAS_ENCODE(cs2_base)|
  119. cs2_size|EBC_BXCR_BU_RW|EBC_BXCR_BW_8BIT);
  120. /*-------------------------------------------------------------------------+
  121. | FPGA. Initialize bank 7 with default values.
  122. +-------------------------------------------------------------------------*/
  123. mtebc(PB7AP, EBC_BXAP_BME_DISABLED|EBC_BXAP_TWT_ENCODE(7)|
  124. EBC_BXAP_BCE_DISABLE|
  125. EBC_BXAP_CSN_ENCODE(1)|EBC_BXAP_OEN_ENCODE(1)|
  126. EBC_BXAP_WBN_ENCODE(1)|EBC_BXAP_WBF_ENCODE(1)|
  127. EBC_BXAP_TH_ENCODE(1)|EBC_BXAP_RE_DISABLED|
  128. EBC_BXAP_BEM_WRITEONLY|
  129. EBC_BXAP_PEN_DISABLED);
  130. mtebc(PB7CR, EBC_BXCR_BAS_ENCODE(0x48300000)|
  131. EBC_BXCR_BS_1MB|EBC_BXCR_BU_RW|EBC_BXCR_BW_8BIT);
  132. /*--------------------------------------------------------------------
  133. * Setup the interrupt controller polarities, triggers, etc.
  134. *-------------------------------------------------------------------*/
  135. /*
  136. * Because of the interrupt handling rework to handle 440GX interrupts
  137. * with the common code, we needed to change names of the UIC registers.
  138. * Here the new relationship:
  139. *
  140. * U-Boot name 440GX name
  141. * -----------------------
  142. * UIC0 UICB0
  143. * UIC1 UIC0
  144. * UIC2 UIC1
  145. * UIC3 UIC2
  146. */
  147. mtdcr (UIC1SR, 0xffffffff); /* clear all */
  148. mtdcr (UIC1ER, 0x00000000); /* disable all */
  149. mtdcr (UIC1CR, 0x00000009); /* SMI & UIC1 crit are critical */
  150. mtdcr (UIC1PR, 0xfffffe13); /* per ref-board manual */
  151. mtdcr (UIC1TR, 0x01c00008); /* per ref-board manual */
  152. mtdcr (UIC1VR, 0x00000001); /* int31 highest, base=0x000 */
  153. mtdcr (UIC1SR, 0xffffffff); /* clear all */
  154. mtdcr (UIC2SR, 0xffffffff); /* clear all */
  155. mtdcr (UIC2ER, 0x00000000); /* disable all */
  156. mtdcr (UIC2CR, 0x00000000); /* all non-critical */
  157. mtdcr (UIC2PR, 0xffffe0ff); /* per ref-board manual */
  158. mtdcr (UIC2TR, 0x00ffc000); /* per ref-board manual */
  159. mtdcr (UIC2VR, 0x00000001); /* int31 highest, base=0x000 */
  160. mtdcr (UIC2SR, 0xffffffff); /* clear all */
  161. mtdcr (UIC3SR, 0xffffffff); /* clear all */
  162. mtdcr (UIC3ER, 0x00000000); /* disable all */
  163. mtdcr (UIC3CR, 0x00000000); /* all non-critical */
  164. mtdcr (UIC3PR, 0xffffffff); /* per ref-board manual */
  165. mtdcr (UIC3TR, 0x00ff8c0f); /* per ref-board manual */
  166. mtdcr (UIC3VR, 0x00000001); /* int31 highest, base=0x000 */
  167. mtdcr (UIC3SR, 0xffffffff); /* clear all */
  168. mtdcr (UIC0SR, 0xfc000000); /* clear all */
  169. mtdcr (UIC0ER, 0x00000000); /* disable all */
  170. mtdcr (UIC0CR, 0x00000000); /* all non-critical */
  171. mtdcr (UIC0PR, 0xfc000000); /* */
  172. mtdcr (UIC0TR, 0x00000000); /* */
  173. mtdcr (UIC0VR, 0x00000001); /* */
  174. mfsdr (SDR0_MFR, mfr);
  175. mfr &= ~SDR0_MFR_ECS_MASK;
  176. /* mtsdr(SDR0_MFR, mfr); */
  177. fpga_init();
  178. return 0;
  179. }
  180. int checkboard (void)
  181. {
  182. char buf[64];
  183. int i = getenv_f("serial#", buf, sizeof(buf));
  184. printf ("Board: Ocotea - AMCC PPC440GX Evaluation Board");
  185. if (i > 0) {
  186. puts(", serial# ");
  187. puts(buf);
  188. }
  189. putc ('\n');
  190. return (0);
  191. }
  192. phys_size_t initdram (int board_type)
  193. {
  194. long dram_size = 0;
  195. #if defined(CONFIG_SPD_EEPROM)
  196. dram_size = spd_sdram ();
  197. #else
  198. dram_size = fixed_sdram ();
  199. #endif
  200. return dram_size;
  201. }
  202. #if !defined(CONFIG_SPD_EEPROM)
  203. /*************************************************************************
  204. * fixed sdram init -- doesn't use serial presence detect.
  205. *
  206. * Assumes: 128 MB, non-ECC, non-registered
  207. * PLB @ 133 MHz
  208. *
  209. ************************************************************************/
  210. long int fixed_sdram (void)
  211. {
  212. uint reg;
  213. /*--------------------------------------------------------------------
  214. * Setup some default
  215. *------------------------------------------------------------------*/
  216. mtsdram (SDRAM0_UABBA, 0x00000000); /* ubba=0 (default) */
  217. mtsdram (SDRAM0_SLIO, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
  218. mtsdram (SDRAM0_DEVOPT, 0x00000000); /* dll=0 ds=0 (normal) */
  219. mtsdram (SDRAM0_WDDCTR, 0x00000000); /* wrcp=0 dcd=0 */
  220. mtsdram (SDRAM0_CLKTR, 0x40000000); /* clkp=1 (90 deg wr) dcdt=0 */
  221. /*--------------------------------------------------------------------
  222. * Setup for board-specific specific mem
  223. *------------------------------------------------------------------*/
  224. /*
  225. * Following for CAS Latency = 2.5 @ 133 MHz PLB
  226. */
  227. mtsdram (SDRAM0_B0CR, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
  228. mtsdram (SDRAM0_TR0, 0x410a4012); /* WR=2 WD=1 CL=2.5 PA=3 CP=4 LD=2 */
  229. /* RA=10 RD=3 */
  230. mtsdram (SDRAM0_TR1, 0x8080082f); /* SS=T2 SL=STAGE 3 CD=1 CT=0x02f */
  231. mtsdram (SDRAM0_RTR, 0x08200000); /* Rate 15.625 ns @ 133 MHz PLB */
  232. mtsdram (SDRAM0_CFG1, 0x00000000); /* Self-refresh exit, disable PM */
  233. udelay (400); /* Delay 200 usecs (min) */
  234. /*--------------------------------------------------------------------
  235. * Enable the controller, then wait for DCEN to complete
  236. *------------------------------------------------------------------*/
  237. mtsdram (SDRAM0_CFG0, 0x86000000); /* DCEN=1, PMUD=1, 64-bit */
  238. for (;;) {
  239. mfsdram (SDRAM0_MCSTS, reg);
  240. if (reg & 0x80000000)
  241. break;
  242. }
  243. return (128 * 1024 * 1024); /* 128 MB */
  244. }
  245. #endif /* !defined(CONFIG_SPD_EEPROM) */
  246. void fpga_init(void)
  247. {
  248. unsigned long group;
  249. unsigned long sdr0_pfc0;
  250. unsigned long sdr0_pfc1;
  251. unsigned long sdr0_cust0;
  252. unsigned long pvr;
  253. mfsdr (SDR0_PFC0, sdr0_pfc0);
  254. mfsdr (SDR0_PFC1, sdr0_pfc1);
  255. group = SDR0_PFC1_EPS_DECODE(sdr0_pfc1);
  256. pvr = get_pvr ();
  257. sdr0_pfc0 = (sdr0_pfc0 & ~SDR0_PFC0_GEIE_MASK) | SDR0_PFC0_GEIE_TRE;
  258. if ( ((pvr == PVR_440GX_RA) || (pvr == PVR_440GX_RB)) && ((group == 4) || (group == 5))) {
  259. sdr0_pfc0 = (sdr0_pfc0 & ~SDR0_PFC0_TRE_MASK) | SDR0_PFC0_TRE_DISABLE;
  260. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_CTEMS_MASK) | SDR0_PFC1_CTEMS_EMS;
  261. out8(FPGA_REG2, (in8(FPGA_REG2) & ~FPGA_REG2_EXT_INTFACE_MASK) |
  262. FPGA_REG2_EXT_INTFACE_ENABLE);
  263. mtsdr (SDR0_PFC0, sdr0_pfc0);
  264. mtsdr (SDR0_PFC1, sdr0_pfc1);
  265. } else {
  266. sdr0_pfc0 = (sdr0_pfc0 & ~SDR0_PFC0_TRE_MASK) | SDR0_PFC0_TRE_ENABLE;
  267. switch (group)
  268. {
  269. case 0:
  270. case 1:
  271. case 2:
  272. /* CPU trace A */
  273. out8(FPGA_REG2, (in8(FPGA_REG2) & ~FPGA_REG2_EXT_INTFACE_MASK) |
  274. FPGA_REG2_EXT_INTFACE_ENABLE);
  275. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_CTEMS_MASK) | SDR0_PFC1_CTEMS_EMS;
  276. mtsdr (SDR0_PFC0, sdr0_pfc0);
  277. mtsdr (SDR0_PFC1, sdr0_pfc1);
  278. break;
  279. case 3:
  280. case 4:
  281. case 5:
  282. case 6:
  283. /* CPU trace B - Over EBMI */
  284. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_CTEMS_MASK) | SDR0_PFC1_CTEMS_CPUTRACE;
  285. mtsdr (SDR0_PFC0, sdr0_pfc0);
  286. mtsdr (SDR0_PFC1, sdr0_pfc1);
  287. out8(FPGA_REG2, (in8(FPGA_REG2) & ~FPGA_REG2_EXT_INTFACE_MASK) |
  288. FPGA_REG2_EXT_INTFACE_DISABLE);
  289. break;
  290. }
  291. }
  292. /* Initialize the ethernet specific functions in the fpga */
  293. mfsdr(SDR0_PFC1, sdr0_pfc1);
  294. mfsdr(SDR0_CUST0, sdr0_cust0);
  295. if ( (SDR0_PFC1_EPS_DECODE(sdr0_pfc1) == 4) &&
  296. ((SDR0_CUST0_RGMII2_DECODE(sdr0_cust0) == RGMII_FER_GMII) ||
  297. (SDR0_CUST0_RGMII2_DECODE(sdr0_cust0) == RGMII_FER_TBI)))
  298. {
  299. if ((in8(FPGA_REG0) & FPGA_REG0_ECLS_MASK) == FPGA_REG0_ECLS_VER1)
  300. {
  301. out8(FPGA_REG3, (in8(FPGA_REG3) & ~FPGA_REG3_ENET_MASK1) |
  302. FPGA_REG3_ENET_GROUP7);
  303. }
  304. else
  305. {
  306. if (SDR0_CUST0_RGMII2_DECODE(sdr0_cust0) == RGMII_FER_GMII)
  307. {
  308. out8(FPGA_REG3, (in8(FPGA_REG3) & ~FPGA_REG3_ENET_MASK2) |
  309. FPGA_REG3_ENET_GROUP7);
  310. }
  311. else
  312. {
  313. out8(FPGA_REG3, (in8(FPGA_REG3) & ~FPGA_REG3_ENET_MASK2) |
  314. FPGA_REG3_ENET_GROUP8);
  315. }
  316. }
  317. }
  318. else
  319. {
  320. if ((in8(FPGA_REG0) & FPGA_REG0_ECLS_MASK) == FPGA_REG0_ECLS_VER1)
  321. {
  322. out8(FPGA_REG3, (in8(FPGA_REG3) & ~FPGA_REG3_ENET_MASK1) |
  323. FPGA_REG3_ENET_ENCODE1(SDR0_PFC1_EPS_DECODE(sdr0_pfc1)));
  324. }
  325. else
  326. {
  327. out8(FPGA_REG3, (in8(FPGA_REG3) & ~FPGA_REG3_ENET_MASK2) |
  328. FPGA_REG3_ENET_ENCODE2(SDR0_PFC1_EPS_DECODE(sdr0_pfc1)));
  329. }
  330. }
  331. out8(FPGA_REG4, FPGA_REG4_GPHY_MODE10 |
  332. FPGA_REG4_GPHY_MODE100 | FPGA_REG4_GPHY_MODE1000 |
  333. FPGA_REG4_GPHY_FRC_DPLX | FPGA_REG4_CONNECT_PHYS);
  334. /* reset the gigabyte phy if necessary */
  335. if (SDR0_PFC1_EPS_DECODE(sdr0_pfc1) >= 3)
  336. {
  337. if ((in8(FPGA_REG0) & FPGA_REG0_ECLS_MASK) == FPGA_REG0_ECLS_VER1)
  338. {
  339. out8(FPGA_REG3, in8(FPGA_REG3) & ~FPGA_REG3_GIGABIT_RESET_DISABLE);
  340. udelay(10000);
  341. out8(FPGA_REG3, in8(FPGA_REG3) | FPGA_REG3_GIGABIT_RESET_DISABLE);
  342. }
  343. else
  344. {
  345. out8(FPGA_REG2, in8(FPGA_REG2) & ~FPGA_REG2_GIGABIT_RESET_DISABLE);
  346. udelay(10000);
  347. out8(FPGA_REG2, in8(FPGA_REG2) | FPGA_REG2_GIGABIT_RESET_DISABLE);
  348. }
  349. }
  350. /*
  351. * new Ocotea with Rev. F (pass 3) chips has SMII PHY reset
  352. */
  353. if ((in8(FPGA_REG0) & FPGA_REG0_ECLS_MASK) == FPGA_REG0_ECLS_VER2) {
  354. out8(FPGA_REG2, in8(FPGA_REG2) & ~FPGA_REG2_SMII_RESET_DISABLE);
  355. udelay(10000);
  356. out8(FPGA_REG2, in8(FPGA_REG2) | FPGA_REG2_SMII_RESET_DISABLE);
  357. }
  358. /* Turn off the LED's */
  359. out8(FPGA_REG3, (in8(FPGA_REG3) & ~FPGA_REG3_STAT_MASK) |
  360. FPGA_REG3_STAT_LED8_DISAB | FPGA_REG3_STAT_LED4_DISAB |
  361. FPGA_REG3_STAT_LED2_DISAB | FPGA_REG3_STAT_LED1_DISAB);
  362. return;
  363. }