kilauea.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/ppc4xx.h>
  25. #include <asm/ppc405.h>
  26. #include <libfdt.h>
  27. #include <fdt_support.h>
  28. #include <asm/processor.h>
  29. #include <asm/io.h>
  30. #include <asm/errno.h>
  31. #if defined(CONFIG_PCI)
  32. #include <pci.h>
  33. #include <asm/4xx_pcie.h>
  34. #endif
  35. DECLARE_GLOBAL_DATA_PTR;
  36. extern flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS]; /* info for FLASH chips */
  37. static int board_cpld_version(void)
  38. {
  39. u32 cpld;
  40. cpld = in_be32((void *)CONFIG_SYS_FPGA_FIFO_BASE);
  41. if ((cpld & CONFIG_SYS_FPGA_MAGIC_MASK) != CONFIG_SYS_FPGA_MAGIC) {
  42. /*
  43. * Magic not found -> "old" CPLD revision which needs
  44. * the "old" EBC configuration
  45. */
  46. mtebc(PB2AP, EBC_BXAP_BME_ENABLED | EBC_BXAP_FWT_ENCODE(5) |
  47. EBC_BXAP_BWT_ENCODE(0) | EBC_BXAP_BCE_DISABLE |
  48. EBC_BXAP_BCT_2TRANS | EBC_BXAP_CSN_ENCODE(0) |
  49. EBC_BXAP_OEN_ENCODE(0) | EBC_BXAP_WBN_ENCODE(3) |
  50. EBC_BXAP_WBF_ENCODE(0) | EBC_BXAP_TH_ENCODE(4) |
  51. EBC_BXAP_RE_DISABLED | EBC_BXAP_SOR_DELAYED |
  52. EBC_BXAP_BEM_WRITEONLY | EBC_BXAP_PEN_DISABLED);
  53. /*
  54. * Return 0 for "old" CPLD version
  55. */
  56. return 0;
  57. }
  58. /*
  59. * Magic found -> "new" CPLD revision which needs no new
  60. * EBC configuration
  61. */
  62. return (cpld & CONFIG_SYS_FPGA_VER_MASK) >> 8;
  63. }
  64. /*
  65. * Board early initialization function
  66. */
  67. int board_early_init_f (void)
  68. {
  69. u32 val;
  70. /*--------------------------------------------------------------------+
  71. | Interrupt controller setup for the AMCC 405EX(r) PINE evaluation board.
  72. +--------------------------------------------------------------------+
  73. +---------------------------------------------------------------------+
  74. |Interrupt| Source | Pol. | Sensi.| Crit. |
  75. +---------+-----------------------------------+-------+-------+-------+
  76. | IRQ 00 | UART0 | High | Level | Non |
  77. | IRQ 01 | UART1 | High | Level | Non |
  78. | IRQ 02 | IIC0 | High | Level | Non |
  79. | IRQ 03 | TBD | High | Level | Non |
  80. | IRQ 04 | TBD | High | Level | Non |
  81. | IRQ 05 | EBM | High | Level | Non |
  82. | IRQ 06 | BGI | High | Level | Non |
  83. | IRQ 07 | IIC1 | Rising| Edge | Non |
  84. | IRQ 08 | SPI | High | Lvl/ed| Non |
  85. | IRQ 09 | External IRQ 0 - (PCI-Express) | pgm H | Pgm | Non |
  86. | IRQ 10 | MAL TX EOB | High | Level | Non |
  87. | IRQ 11 | MAL RX EOB | High | Level | Non |
  88. | IRQ 12 | DMA Channel 0 FIFO Full | High | Level | Non |
  89. | IRQ 13 | DMA Channel 0 Stat FIFO | High | Level | Non |
  90. | IRQ 14 | DMA Channel 1 FIFO Full | High | Level | Non |
  91. | IRQ 15 | DMA Channel 1 Stat FIFO | High | Level | Non |
  92. | IRQ 16 | PCIE0 AL | high | Level | Non |
  93. | IRQ 17 | PCIE0 VPD access | rising| Edge | Non |
  94. | IRQ 18 | PCIE0 hot reset request | rising| Edge | Non |
  95. | IRQ 19 | PCIE0 hot reset request | faling| Edge | Non |
  96. | IRQ 20 | PCIE0 TCR | High | Level | Non |
  97. | IRQ 21 | PCIE0 MSI level0 | High | Level | Non |
  98. | IRQ 22 | PCIE0 MSI level1 | High | Level | Non |
  99. | IRQ 23 | Security EIP-94 | High | Level | Non |
  100. | IRQ 24 | EMAC0 interrupt | High | Level | Non |
  101. | IRQ 25 | EMAC1 interrupt | High | Level | Non |
  102. | IRQ 26 | PCIE0 MSI level2 | High | Level | Non |
  103. | IRQ 27 | External IRQ 4 | pgm H | Pgm | Non |
  104. | IRQ 28 | UIC2 Non-critical Int. | High | Level | Non |
  105. | IRQ 29 | UIC2 Critical Interrupt | High | Level | Crit. |
  106. | IRQ 30 | UIC1 Non-critical Int. | High | Level | Non |
  107. | IRQ 31 | UIC1 Critical Interrupt | High | Level | Crit. |
  108. |----------------------------------------------------------------------
  109. | IRQ 32 | MAL Serr | High | Level | Non |
  110. | IRQ 33 | MAL Txde | High | Level | Non |
  111. | IRQ 34 | MAL Rxde | High | Level | Non |
  112. | IRQ 35 | PCIE0 bus master VC0 |falling| Edge | Non |
  113. | IRQ 36 | PCIE0 DCR Error | High | Level | Non |
  114. | IRQ 37 | EBC | High |Lvl Edg| Non |
  115. | IRQ 38 | NDFC | High | Level | Non |
  116. | IRQ 39 | GPT Compare Timer 8 | Risin | Edge | Non |
  117. | IRQ 40 | GPT Compare Timer 9 | Risin | Edge | Non |
  118. | IRQ 41 | PCIE1 AL | high | Level | Non |
  119. | IRQ 42 | PCIE1 VPD access | rising| edge | Non |
  120. | IRQ 43 | PCIE1 hot reset request | rising| Edge | Non |
  121. | IRQ 44 | PCIE1 hot reset request | faling| Edge | Non |
  122. | IRQ 45 | PCIE1 TCR | High | Level | Non |
  123. | IRQ 46 | PCIE1 bus master VC0 |falling| Edge | Non |
  124. | IRQ 47 | GPT Compare Timer 3 | Risin | Edge | Non |
  125. | IRQ 48 | GPT Compare Timer 4 | Risin | Edge | Non |
  126. | IRQ 49 | Ext. IRQ 7 |pgm/Fal|pgm/Lvl| Non |
  127. | IRQ 50 | Ext. IRQ 8 - |pgm (H)|pgm/Lvl| Non |
  128. | IRQ 51 | Ext. IRQ 9 |pgm (H)|pgm/Lvl| Non |
  129. | IRQ 52 | GPT Compare Timer 5 | high | Edge | Non |
  130. | IRQ 53 | GPT Compare Timer 6 | high | Edge | Non |
  131. | IRQ 54 | GPT Compare Timer 7 | high | Edge | Non |
  132. | IRQ 55 | Serial ROM | High | Level | Non |
  133. | IRQ 56 | GPT Decrement Pulse | High | Level | Non |
  134. | IRQ 57 | Ext. IRQ 2 |pgm/Fal|pgm/Lvl| Non |
  135. | IRQ 58 | Ext. IRQ 5 |pgm/Fal|pgm/Lvl| Non |
  136. | IRQ 59 | Ext. IRQ 6 |pgm/Fal|pgm/Lvl| Non |
  137. | IRQ 60 | EMAC0 Wake-up | High | Level | Non |
  138. | IRQ 61 | Ext. IRQ 1 |pgm/Fal|pgm/Lvl| Non |
  139. | IRQ 62 | EMAC1 Wake-up | High | Level | Non |
  140. |----------------------------------------------------------------------
  141. | IRQ 64 | PE0 AL | High | Level | Non |
  142. | IRQ 65 | PE0 VPD Access | Risin | Edge | Non |
  143. | IRQ 66 | PE0 Hot Reset Request | Risin | Edge | Non |
  144. | IRQ 67 | PE0 Hot Reset Request | Falli | Edge | Non |
  145. | IRQ 68 | PE0 TCR | High | Level | Non |
  146. | IRQ 69 | PE0 BusMaster VCO | Falli | Edge | Non |
  147. | IRQ 70 | PE0 DCR Error | High | Level | Non |
  148. | IRQ 71 | Reserved | N/A | N/A | Non |
  149. | IRQ 72 | PE1 AL | High | Level | Non |
  150. | IRQ 73 | PE1 VPD Access | Risin | Edge | Non |
  151. | IRQ 74 | PE1 Hot Reset Request | Risin | Edge | Non |
  152. | IRQ 75 | PE1 Hot Reset Request | Falli | Edge | Non |
  153. | IRQ 76 | PE1 TCR | High | Level | Non |
  154. | IRQ 77 | PE1 BusMaster VCO | Falli | Edge | Non |
  155. | IRQ 78 | PE1 DCR Error | High | Level | Non |
  156. | IRQ 79 | Reserved | N/A | N/A | Non |
  157. | IRQ 80 | PE2 AL | High | Level | Non |
  158. | IRQ 81 | PE2 VPD Access | Risin | Edge | Non |
  159. | IRQ 82 | PE2 Hot Reset Request | Risin | Edge | Non |
  160. | IRQ 83 | PE2 Hot Reset Request | Falli | Edge | Non |
  161. | IRQ 84 | PE2 TCR | High | Level | Non |
  162. | IRQ 85 | PE2 BusMaster VCO | Falli | Edge | Non |
  163. | IRQ 86 | PE2 DCR Error | High | Level | Non |
  164. | IRQ 87 | Reserved | N/A | N/A | Non |
  165. | IRQ 88 | External IRQ(5) | Progr | Progr | Non |
  166. | IRQ 89 | External IRQ 4 - Ethernet | Progr | Progr | Non |
  167. | IRQ 90 | External IRQ 3 - PCI-X | Progr | Progr | Non |
  168. | IRQ 91 | External IRQ 2 - PCI-X | Progr | Progr | Non |
  169. | IRQ 92 | External IRQ 1 - PCI-X | Progr | Progr | Non |
  170. | IRQ 93 | External IRQ 0 - PCI-X | Progr | Progr | Non |
  171. | IRQ 94 | Reserved | N/A | N/A | Non |
  172. | IRQ 95 | Reserved | N/A | N/A | Non |
  173. |---------------------------------------------------------------------
  174. +---------+-----------------------------------+-------+-------+------*/
  175. /*--------------------------------------------------------------------+
  176. | Initialise UIC registers. Clear all interrupts. Disable all
  177. | interrupts.
  178. | Set critical interrupt values. Set interrupt polarities. Set
  179. | interrupt trigger levels. Make bit 0 High priority. Clear all
  180. | interrupts again.
  181. +-------------------------------------------------------------------*/
  182. mtdcr (UIC2SR, 0xffffffff); /* Clear all interrupts */
  183. mtdcr (UIC2ER, 0x00000000); /* disable all interrupts */
  184. mtdcr (UIC2CR, 0x00000000); /* Set Critical / Non Critical interrupts */
  185. mtdcr (UIC2PR, 0xf7ffffff); /* Set Interrupt Polarities */
  186. mtdcr (UIC2TR, 0x01e1fff8); /* Set Interrupt Trigger Levels */
  187. mtdcr (UIC2VR, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  188. mtdcr (UIC2SR, 0x00000000); /* clear all interrupts */
  189. mtdcr (UIC2SR, 0xffffffff); /* clear all interrupts */
  190. mtdcr (UIC1SR, 0xffffffff); /* Clear all interrupts */
  191. mtdcr (UIC1ER, 0x00000000); /* disable all interrupts */
  192. mtdcr (UIC1CR, 0x00000000); /* Set Critical / Non Critical interrupts */
  193. mtdcr (UIC1PR, 0xfffac785); /* Set Interrupt Polarities */
  194. mtdcr (UIC1TR, 0x001d0040); /* Set Interrupt Trigger Levels */
  195. mtdcr (UIC1VR, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  196. mtdcr (UIC1SR, 0x00000000); /* clear all interrupts */
  197. mtdcr (UIC1SR, 0xffffffff); /* clear all interrupts */
  198. mtdcr (UIC0SR, 0xffffffff); /* Clear all interrupts */
  199. mtdcr (UIC0ER, 0x0000000a); /* Disable all interrupts */
  200. /* Except cascade UIC0 and UIC1 */
  201. mtdcr (UIC0CR, 0x00000000); /* Set Critical / Non Critical interrupts */
  202. mtdcr (UIC0PR, 0xffbfefef); /* Set Interrupt Polarities */
  203. mtdcr (UIC0TR, 0x00007000); /* Set Interrupt Trigger Levels */
  204. mtdcr (UIC0VR, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  205. mtdcr (UIC0SR, 0x00000000); /* clear all interrupts */
  206. mtdcr (UIC0SR, 0xffffffff); /* clear all interrupts */
  207. /*
  208. * Note: Some cores are still in reset when the chip starts, so
  209. * take them out of reset
  210. */
  211. mtsdr(SDR0_SRST, 0);
  212. /* Configure 405EX for NAND usage */
  213. val = SDR0_CUST0_MUX_NDFC_SEL |
  214. SDR0_CUST0_NDFC_ENABLE |
  215. SDR0_CUST0_NDFC_BW_8_BIT |
  216. SDR0_CUST0_NRB_BUSY |
  217. (0x80000000 >> (28 + CONFIG_SYS_NAND_CS));
  218. mtsdr(SDR0_CUST0, val);
  219. /*
  220. * Configure PFC (Pin Function Control) registers
  221. * -> Enable USB
  222. */
  223. val = SDR0_PFC1_USBEN | SDR0_PFC1_USBBIGEN | SDR0_PFC1_GPT_FREQ;
  224. mtsdr(SDR0_PFC1, val);
  225. /*
  226. * The CPLD version detection has to be the first access to
  227. * the CPLD, so we need to make this access this early and
  228. * save the CPLD version for later.
  229. */
  230. gd->board_type = board_cpld_version();
  231. /*
  232. * Configure FPGA register with PCIe reset
  233. */
  234. out_be32((void *)CONFIG_SYS_FPGA_BASE, 0xff570cc4); /* assert PCIe reset */
  235. mdelay(50);
  236. out_be32((void *)CONFIG_SYS_FPGA_BASE, 0xff570cc7); /* deassert PCIe reset */
  237. return 0;
  238. }
  239. int misc_init_r(void)
  240. {
  241. #ifdef CONFIG_ENV_IS_IN_FLASH
  242. /* Monitor protection ON by default */
  243. flash_protect(FLAG_PROTECT_SET,
  244. -CONFIG_SYS_MONITOR_LEN,
  245. 0xffffffff,
  246. &flash_info[0]);
  247. #endif
  248. return 0;
  249. }
  250. static int is_405exr(void)
  251. {
  252. u32 pvr = get_pvr();
  253. if (pvr & 0x00000004)
  254. return 0; /* bit 2 set -> 405EX */
  255. return 1; /* bit 2 cleared -> 405EXr */
  256. }
  257. int board_emac_count(void)
  258. {
  259. /*
  260. * 405EXr only has one EMAC interface, 405EX has two
  261. */
  262. if (is_405exr())
  263. return 1;
  264. else
  265. return 2;
  266. }
  267. /*
  268. * Override the weak default implementation and return the
  269. * last PCIe slot number (max number - 1).
  270. */
  271. int board_pcie_last(void)
  272. {
  273. /*
  274. * 405EXr only has one EMAC interface, 405EX has two
  275. */
  276. if (is_405exr())
  277. return 1 - 1;
  278. else
  279. return 2 - 1;
  280. }
  281. int checkboard (void)
  282. {
  283. char buf[64];
  284. int i = getenv_f("serial#", buf, sizeof(buf));
  285. if (is_405exr())
  286. printf("Board: Haleakala - AMCC PPC405EXr Evaluation Board");
  287. else
  288. printf("Board: Kilauea - AMCC PPC405EX Evaluation Board");
  289. if (i > 0) {
  290. puts(", serial# ");
  291. puts(buf);
  292. }
  293. printf(" (CPLD rev. %ld)\n", gd->board_type);
  294. return (0);
  295. }