sbc8548.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642
  1. /*
  2. * Copyright 2007,2009 Wind River Systems <www.windriver.com>
  3. * Copyright 2007 Embedded Specialties, Inc.
  4. * Copyright 2004, 2007 Freescale Semiconductor.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * sbc8548 board configuration file
  26. * Please refer to doc/README.sbc8548 for more info.
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*
  31. * Top level Makefile configuration choices
  32. */
  33. #ifdef CONFIG_PCI
  34. #define CONFIG_PCI1
  35. #endif
  36. #ifdef CONFIG_66
  37. #define CONFIG_SYS_CLK_DIV 1
  38. #endif
  39. #ifdef CONFIG_33
  40. #define CONFIG_SYS_CLK_DIV 2
  41. #endif
  42. #ifdef CONFIG_PCIE
  43. #define CONFIG_PCIE1
  44. #endif
  45. /*
  46. * High Level Configuration Options
  47. */
  48. #define CONFIG_BOOKE 1 /* BOOKE */
  49. #define CONFIG_E500 1 /* BOOKE e500 family */
  50. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  51. #define CONFIG_MPC8548 1 /* MPC8548 specific */
  52. #define CONFIG_SBC8548 1 /* SBC8548 board specific */
  53. /*
  54. * If you want to boot from the SODIMM flash, instead of the soldered
  55. * on flash, set this, and change JP12, SW2:8 accordingly.
  56. */
  57. #undef CONFIG_SYS_ALT_BOOT
  58. #ifndef CONFIG_SYS_TEXT_BASE
  59. #ifdef CONFIG_SYS_ALT_BOOT
  60. #define CONFIG_SYS_TEXT_BASE 0xfff00000
  61. #else
  62. #define CONFIG_SYS_TEXT_BASE 0xfffa0000
  63. #endif
  64. #endif
  65. #undef CONFIG_RIO
  66. #ifdef CONFIG_PCI
  67. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  68. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  69. #endif
  70. #ifdef CONFIG_PCIE1
  71. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  72. #endif
  73. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  74. #define CONFIG_ENV_OVERWRITE
  75. #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
  76. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  77. /*
  78. * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4]
  79. */
  80. #ifndef CONFIG_SYS_CLK_DIV
  81. #define CONFIG_SYS_CLK_DIV 1 /* 2, if 33MHz PCI card installed */
  82. #endif
  83. #define CONFIG_SYS_CLK_FREQ (66000000 / CONFIG_SYS_CLK_DIV)
  84. /*
  85. * These can be toggled for performance analysis, otherwise use default.
  86. */
  87. #define CONFIG_L2_CACHE /* toggle L2 cache */
  88. #define CONFIG_BTB /* toggle branch predition */
  89. /*
  90. * Only possible on E500 Version 2 or newer cores.
  91. */
  92. #define CONFIG_ENABLE_36BIT_PHYS 1
  93. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  94. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  95. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  96. #define CONFIG_SYS_MEMTEST_END 0x00400000
  97. #define CONFIG_SYS_CCSRBAR 0xe0000000
  98. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  99. /* DDR Setup */
  100. #define CONFIG_FSL_DDR2
  101. #undef CONFIG_FSL_DDR_INTERACTIVE
  102. #undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  103. #undef CONFIG_DDR_SPD
  104. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  105. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  106. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  107. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  108. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  109. #define CONFIG_VERY_BIG_RAM
  110. #define CONFIG_NUM_DDR_CONTROLLERS 1
  111. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  112. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  113. /* I2C addresses of SPD EEPROMs */
  114. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  115. /*
  116. * Make sure required options are set
  117. */
  118. #ifndef CONFIG_SPD_EEPROM
  119. #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
  120. #endif
  121. #undef CONFIG_CLOCKS_IN_MHZ
  122. /*
  123. * FLASH on the Local Bus
  124. * Two banks, one 8MB the other 64MB, using the CFI driver.
  125. * JP12+SW2.8 are used to swap CS0 and CS6, defaults are to have
  126. * CS0 the 8MB boot flash, and CS6 the 64MB flash.
  127. *
  128. * Default:
  129. * ec00_0000 efff_ffff 64MB SODIMM
  130. * ff80_0000 ffff_ffff 8MB soldered flash
  131. *
  132. * Alternate:
  133. * ef80_0000 efff_ffff 8MB soldered flash
  134. * fc00_0000 ffff_ffff 64MB SODIMM
  135. *
  136. * BR0_8M:
  137. * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
  138. * Port Size = 8 bits = BRx[19:20] = 01
  139. * Use GPCM = BRx[24:26] = 000
  140. * Valid = BRx[31] = 1
  141. *
  142. * BR0_64M:
  143. * Base address 0 = 0xfc00_0000 = BR0[0:16] = 1111 1100 0000 0000 0
  144. * Port Size = 32 bits = BRx[19:20] = 11
  145. *
  146. * 0 4 8 12 16 20 24 28
  147. * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0_8M
  148. * 1111 1100 0000 0000 0001 1000 0000 0001 = fc001801 BR0_64M
  149. */
  150. #define CONFIG_SYS_BR0_8M 0xff800801
  151. #define CONFIG_SYS_BR0_64M 0xfc001801
  152. /*
  153. * BR6_8M:
  154. * Base address 6 = 0xef80_0000 = BR6[0:16] = 1110 1111 1000 0000 0
  155. * Port Size = 8 bits = BRx[19:20] = 01
  156. * Use GPCM = BRx[24:26] = 000
  157. * Valid = BRx[31] = 1
  158. * BR6_64M:
  159. * Base address 6 = 0xec00_0000 = BR6[0:16] = 1110 1100 0000 0000 0
  160. * Port Size = 32 bits = BRx[19:20] = 11
  161. *
  162. * 0 4 8 12 16 20 24 28
  163. * 1110 1111 1000 0000 0000 1000 0000 0001 = ef800801 BR6_8M
  164. * 1110 1100 0000 0000 0001 1000 0000 0001 = ec001801 BR6_64M
  165. */
  166. #define CONFIG_SYS_BR6_8M 0xef800801
  167. #define CONFIG_SYS_BR6_64M 0xec001801
  168. /*
  169. * OR0_8M:
  170. * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
  171. * XAM = OR0[17:18] = 11
  172. * CSNT = OR0[20] = 1
  173. * ACS = half cycle delay = OR0[21:22] = 11
  174. * SCY = 6 = OR0[24:27] = 0110
  175. * TRLX = use relaxed timing = OR0[29] = 1
  176. * EAD = use external address latch delay = OR0[31] = 1
  177. *
  178. * OR0_64M:
  179. * Addr Mask = 64M = OR1[0:16] = 1111 1100 0000 0000 0
  180. *
  181. *
  182. * 0 4 8 12 16 20 24 28
  183. * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0_8M
  184. * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR0_64M
  185. */
  186. #define CONFIG_SYS_OR0_8M 0xff806e65
  187. #define CONFIG_SYS_OR0_64M 0xfc006e65
  188. /*
  189. * OR6_8M:
  190. * Addr Mask = 8M = OR6[0:16] = 1111 1111 1000 0000 0
  191. * XAM = OR6[17:18] = 11
  192. * CSNT = OR6[20] = 1
  193. * ACS = half cycle delay = OR6[21:22] = 11
  194. * SCY = 6 = OR6[24:27] = 0110
  195. * TRLX = use relaxed timing = OR6[29] = 1
  196. * EAD = use external address latch delay = OR6[31] = 1
  197. *
  198. * OR6_64M:
  199. * Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0
  200. *
  201. * 0 4 8 12 16 20 24 28
  202. * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR6_8M
  203. * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR6_64M
  204. */
  205. #define CONFIG_SYS_OR6_8M 0xff806e65
  206. #define CONFIG_SYS_OR6_64M 0xfc006e65
  207. #ifndef CONFIG_SYS_ALT_BOOT /* JP12 in default position */
  208. #define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */
  209. #define CONFIG_SYS_ALT_FLASH 0xec000000 /* 64MB "user" flash */
  210. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_8M
  211. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_8M
  212. #define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_64M
  213. #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_64M
  214. #else /* JP12 in alternate position */
  215. #define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* start 64MB Flash */
  216. #define CONFIG_SYS_ALT_FLASH 0xef800000 /* 8MB soldered flash */
  217. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_64M
  218. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_64M
  219. #define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_8M
  220. #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_8M
  221. #endif
  222. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK
  223. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
  224. CONFIG_SYS_ALT_FLASH}
  225. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  226. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
  227. #undef CONFIG_SYS_FLASH_CHECKSUM
  228. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  229. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  230. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  231. #define CONFIG_FLASH_CFI_DRIVER
  232. #define CONFIG_SYS_FLASH_CFI
  233. #define CONFIG_SYS_FLASH_EMPTY_INFO
  234. /* CS5 = Local bus peripherals controlled by the EPLD */
  235. #define CONFIG_SYS_BR5_PRELIM 0xf8000801
  236. #define CONFIG_SYS_OR5_PRELIM 0xff006e65
  237. #define CONFIG_SYS_EPLD_BASE 0xf8000000
  238. #define CONFIG_SYS_LED_DISP_BASE 0xf8000000
  239. #define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000
  240. #define CONFIG_SYS_BD_REV 0xf8300000
  241. #define CONFIG_SYS_EEPROM_BASE 0xf8b00000
  242. /*
  243. * SDRAM on the Local Bus (CS3 and CS4)
  244. */
  245. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  246. #define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
  247. /*
  248. * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
  249. * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
  250. *
  251. * For BR3, need:
  252. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  253. * port-size = 32-bits = BR2[19:20] = 11
  254. * no parity checking = BR2[21:22] = 00
  255. * SDRAM for MSEL = BR2[24:26] = 011
  256. * Valid = BR[31] = 1
  257. *
  258. * 0 4 8 12 16 20 24 28
  259. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  260. *
  261. */
  262. #define CONFIG_SYS_BR3_PRELIM 0xf0001861
  263. /*
  264. * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  265. *
  266. * For OR3, need:
  267. * 64MB mask for AM, OR3[0:7] = 1111 1100
  268. * XAM, OR3[17:18] = 11
  269. * 10 columns OR3[19-21] = 011
  270. * 12 rows OR3[23-25] = 011
  271. * EAD set for extra time OR[31] = 0
  272. *
  273. * 0 4 8 12 16 20 24 28
  274. * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
  275. */
  276. #define CONFIG_SYS_OR3_PRELIM 0xfc006cc0
  277. /*
  278. * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
  279. * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
  280. *
  281. * For BR4, need:
  282. * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
  283. * port-size = 32-bits = BR2[19:20] = 11
  284. * no parity checking = BR2[21:22] = 00
  285. * SDRAM for MSEL = BR2[24:26] = 011
  286. * Valid = BR[31] = 1
  287. *
  288. * 0 4 8 12 16 20 24 28
  289. * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
  290. *
  291. */
  292. #define CONFIG_SYS_BR4_PRELIM 0xf4001861
  293. /*
  294. * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  295. *
  296. * For OR4, need:
  297. * 64MB mask for AM, OR3[0:7] = 1111 1100
  298. * XAM, OR3[17:18] = 11
  299. * 10 columns OR3[19-21] = 011
  300. * 12 rows OR3[23-25] = 011
  301. * EAD set for extra time OR[31] = 0
  302. *
  303. * 0 4 8 12 16 20 24 28
  304. * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
  305. */
  306. #define CONFIG_SYS_OR4_PRELIM 0xfc006cc0
  307. #define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */
  308. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
  309. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  310. #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  311. /*
  312. * Common settings for all Local Bus SDRAM commands.
  313. * At run time, either BSMA1516 (for CPU 1.1)
  314. * or BSMA1617 (for CPU 1.0) (old)
  315. * is OR'ed in too.
  316. */
  317. #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
  318. | LSDMR_PRETOACT7 \
  319. | LSDMR_ACTTORW7 \
  320. | LSDMR_BL8 \
  321. | LSDMR_WRC4 \
  322. | LSDMR_CL3 \
  323. | LSDMR_RFEN \
  324. )
  325. #define CONFIG_SYS_INIT_RAM_LOCK 1
  326. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  327. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
  328. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
  329. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  330. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  331. /*
  332. * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and
  333. * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total). For SODIMM
  334. * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg
  335. * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total). This dynamically sets the right
  336. * thing for MONITOR_LEN in both cases.
  337. */
  338. #define CONFIG_SYS_MONITOR_LEN (~CONFIG_SYS_TEXT_BASE + 1)
  339. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  340. /* Serial Port */
  341. #define CONFIG_CONS_INDEX 1
  342. #define CONFIG_SYS_NS16550
  343. #define CONFIG_SYS_NS16550_SERIAL
  344. #define CONFIG_SYS_NS16550_REG_SIZE 1
  345. #define CONFIG_SYS_NS16550_CLK (400000000 / CONFIG_SYS_CLK_DIV)
  346. #define CONFIG_SYS_BAUDRATE_TABLE \
  347. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  348. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  349. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  350. /* Use the HUSH parser */
  351. #define CONFIG_SYS_HUSH_PARSER
  352. #ifdef CONFIG_SYS_HUSH_PARSER
  353. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  354. #endif
  355. /* pass open firmware flat tree */
  356. #define CONFIG_OF_LIBFDT 1
  357. #define CONFIG_OF_BOARD_SETUP 1
  358. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  359. /*
  360. * I2C
  361. */
  362. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  363. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  364. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  365. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  366. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  367. #define CONFIG_SYS_I2C_SLAVE 0x7F
  368. #define CONFIG_SYS_I2C_OFFSET 0x3000
  369. /*
  370. * General PCI
  371. * Memory space is mapped 1-1, but I/O space must start from 0.
  372. */
  373. #define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */
  374. #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
  375. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  376. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  377. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  378. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  379. #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
  380. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  381. #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
  382. #define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
  383. #ifdef CONFIG_PCIE1
  384. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
  385. #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
  386. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
  387. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  388. #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
  389. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  390. #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
  391. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
  392. #endif
  393. #ifdef CONFIG_RIO
  394. /*
  395. * RapidIO MMU
  396. */
  397. #define CONFIG_SYS_RIO_MEM_BASE 0xC0000000
  398. #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
  399. #endif
  400. #if defined(CONFIG_PCI)
  401. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  402. #undef CONFIG_EEPRO100
  403. #undef CONFIG_TULIP
  404. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  405. #endif /* CONFIG_PCI */
  406. #if defined(CONFIG_TSEC_ENET)
  407. #define CONFIG_MII 1 /* MII PHY management */
  408. #define CONFIG_TSEC1 1
  409. #define CONFIG_TSEC1_NAME "eTSEC0"
  410. #define CONFIG_TSEC2 1
  411. #define CONFIG_TSEC2_NAME "eTSEC1"
  412. #undef CONFIG_MPC85XX_FEC
  413. #define TSEC1_PHY_ADDR 0x19
  414. #define TSEC2_PHY_ADDR 0x1a
  415. #define TSEC1_PHYIDX 0
  416. #define TSEC2_PHYIDX 0
  417. #define TSEC1_FLAGS TSEC_GIGABIT
  418. #define TSEC2_FLAGS TSEC_GIGABIT
  419. /* Options are: eTSEC[0-3] */
  420. #define CONFIG_ETHPRIME "eTSEC0"
  421. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  422. #endif /* CONFIG_TSEC_ENET */
  423. /*
  424. * Environment
  425. */
  426. #define CONFIG_ENV_IS_IN_FLASH 1
  427. #define CONFIG_ENV_SIZE 0x2000
  428. #if CONFIG_SYS_TEXT_BASE == 0xfff00000 /* Boot from 64MB SODIMM */
  429. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x80000)
  430. #define CONFIG_ENV_SECT_SIZE 0x80000 /* 512K(one sector) for env */
  431. #elif CONFIG_SYS_TEXT_BASE == 0xfffa0000 /* Boot from 8MB soldered flash */
  432. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
  433. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  434. #else
  435. #warning undefined environment size/location.
  436. #endif
  437. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  438. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  439. /*
  440. * BOOTP options
  441. */
  442. #define CONFIG_BOOTP_BOOTFILESIZE
  443. #define CONFIG_BOOTP_BOOTPATH
  444. #define CONFIG_BOOTP_GATEWAY
  445. #define CONFIG_BOOTP_HOSTNAME
  446. /*
  447. * Command line configuration.
  448. */
  449. #include <config_cmd_default.h>
  450. #define CONFIG_CMD_PING
  451. #define CONFIG_CMD_I2C
  452. #define CONFIG_CMD_MII
  453. #define CONFIG_CMD_ELF
  454. #define CONFIG_CMD_REGINFO
  455. #if defined(CONFIG_PCI)
  456. #define CONFIG_CMD_PCI
  457. #endif
  458. #undef CONFIG_WATCHDOG /* watchdog disabled */
  459. /*
  460. * Miscellaneous configurable options
  461. */
  462. #define CONFIG_CMDLINE_EDITING /* undef to save memory */
  463. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  464. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  465. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  466. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  467. #if defined(CONFIG_CMD_KGDB)
  468. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  469. #else
  470. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  471. #endif
  472. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  473. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  474. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  475. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  476. /*
  477. * For booting Linux, the board info and command line data
  478. * have to be in the first 8 MB of memory, since this is
  479. * the maximum mapped by the Linux kernel during initialization.
  480. */
  481. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  482. #if defined(CONFIG_CMD_KGDB)
  483. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  484. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  485. #endif
  486. /*
  487. * Environment Configuration
  488. */
  489. /* The mac addresses for all ethernet interface */
  490. #if defined(CONFIG_TSEC_ENET)
  491. #define CONFIG_HAS_ETH0
  492. #define CONFIG_ETHADDR 02:E0:0C:00:00:FD
  493. #define CONFIG_HAS_ETH1
  494. #define CONFIG_ETH1ADDR 02:E0:0C:00:01:FD
  495. #endif
  496. #define CONFIG_IPADDR 192.168.0.55
  497. #define CONFIG_HOSTNAME sbc8548
  498. #define CONFIG_ROOTPATH "/opt/eldk/ppc_85xx"
  499. #define CONFIG_BOOTFILE "/uImage"
  500. #define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */
  501. #define CONFIG_SERVERIP 192.168.0.2
  502. #define CONFIG_GATEWAYIP 192.168.0.1
  503. #define CONFIG_NETMASK 255.255.255.0
  504. #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
  505. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  506. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  507. #define CONFIG_BAUDRATE 115200
  508. #define CONFIG_EXTRA_ENV_SETTINGS \
  509. "netdev=eth0\0" \
  510. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  511. "tftpflash=tftpboot $loadaddr $uboot; " \
  512. "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  513. "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  514. "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
  515. "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  516. "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
  517. "consoledev=ttyS0\0" \
  518. "ramdiskaddr=2000000\0" \
  519. "ramdiskfile=uRamdisk\0" \
  520. "fdtaddr=c00000\0" \
  521. "fdtfile=sbc8548.dtb\0"
  522. #define CONFIG_NFSBOOTCOMMAND \
  523. "setenv bootargs root=/dev/nfs rw " \
  524. "nfsroot=$serverip:$rootpath " \
  525. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  526. "console=$consoledev,$baudrate $othbootargs;" \
  527. "tftp $loadaddr $bootfile;" \
  528. "tftp $fdtaddr $fdtfile;" \
  529. "bootm $loadaddr - $fdtaddr"
  530. #define CONFIG_RAMBOOTCOMMAND \
  531. "setenv bootargs root=/dev/ram rw " \
  532. "console=$consoledev,$baudrate $othbootargs;" \
  533. "tftp $ramdiskaddr $ramdiskfile;" \
  534. "tftp $loadaddr $bootfile;" \
  535. "tftp $fdtaddr $fdtfile;" \
  536. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  537. #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
  538. #endif /* __CONFIG_H */