mx6qsabreauto.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  3. *
  4. * Author: Fabio Estevam <fabio.estevam@freescale.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #include <common.h>
  20. #include <asm/io.h>
  21. #include <asm/arch/clock.h>
  22. #include <asm/arch/imx-regs.h>
  23. #include <asm/arch/iomux.h>
  24. #include <asm/arch/mx6x_pins.h>
  25. #include <asm/errno.h>
  26. #include <asm/gpio.h>
  27. #include <asm/imx-common/iomux-v3.h>
  28. #include <mmc.h>
  29. #include <fsl_esdhc.h>
  30. #include <miiphy.h>
  31. #include <netdev.h>
  32. #include <asm/arch/sys_proto.h>
  33. DECLARE_GLOBAL_DATA_PTR;
  34. #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  35. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  36. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  37. #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  38. PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  39. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  40. #define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  41. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  42. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  43. int dram_init(void)
  44. {
  45. gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
  46. return 0;
  47. }
  48. iomux_v3_cfg_t const uart4_pads[] = {
  49. MX6Q_PAD_KEY_COL0__UART4_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  50. MX6Q_PAD_KEY_ROW0__UART4_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  51. };
  52. iomux_v3_cfg_t const enet_pads[] = {
  53. MX6Q_PAD_KEY_COL1__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  54. MX6Q_PAD_KEY_COL2__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  55. MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  56. MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  57. MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  58. MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  59. MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  60. MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  61. MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  62. MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  63. MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  64. MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  65. MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  66. MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  67. MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  68. };
  69. static void setup_iomux_enet(void)
  70. {
  71. imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
  72. }
  73. iomux_v3_cfg_t const usdhc3_pads[] = {
  74. MX6Q_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  75. MX6Q_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  76. MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  77. MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  78. MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  79. MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  80. MX6Q_PAD_SD3_DAT4__USDHC3_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  81. MX6Q_PAD_SD3_DAT5__USDHC3_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  82. MX6Q_PAD_SD3_DAT6__USDHC3_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  83. MX6Q_PAD_SD3_DAT7__USDHC3_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  84. MX6Q_PAD_GPIO_18__USDHC3_VSELECT | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  85. MX6Q_PAD_NANDF_CS2__GPIO_6_15 | MUX_PAD_CTRL(NO_PAD_CTRL),
  86. };
  87. static void setup_iomux_uart(void)
  88. {
  89. imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
  90. }
  91. #ifdef CONFIG_FSL_ESDHC
  92. struct fsl_esdhc_cfg usdhc_cfg[1] = {
  93. {USDHC3_BASE_ADDR},
  94. };
  95. int board_mmc_getcd(struct mmc *mmc)
  96. {
  97. gpio_direction_input(IMX_GPIO_NR(6, 15));
  98. return !gpio_get_value(IMX_GPIO_NR(6, 15));
  99. }
  100. int board_mmc_init(bd_t *bis)
  101. {
  102. imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  103. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  104. return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
  105. }
  106. #endif
  107. int mx6_rgmii_rework(struct phy_device *phydev)
  108. {
  109. unsigned short val;
  110. /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
  111. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  112. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  113. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  114. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  115. val &= 0xffe3;
  116. val |= 0x18;
  117. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  118. /* introduce tx clock delay */
  119. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  120. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  121. val |= 0x0100;
  122. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  123. return 0;
  124. }
  125. int board_phy_config(struct phy_device *phydev)
  126. {
  127. mx6_rgmii_rework(phydev);
  128. if (phydev->drv->config)
  129. phydev->drv->config(phydev);
  130. return 0;
  131. }
  132. int board_eth_init(bd_t *bis)
  133. {
  134. int ret;
  135. setup_iomux_enet();
  136. ret = cpu_eth_init(bis);
  137. if (ret)
  138. printf("FEC MXC: %s:failed\n", __func__);
  139. return 0;
  140. }
  141. #define BOARD_REV_B 0x200
  142. #define BOARD_REV_A 0x100
  143. static int mx6sabre_rev(void)
  144. {
  145. /*
  146. * Get Board ID information from OCOTP_GP1[15:8]
  147. * i.MX6Q ARD RevA: 0x01
  148. * i.MX6Q ARD RevB: 0x02
  149. */
  150. struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
  151. int reg = readl(&ocotp->gp1);
  152. int ret;
  153. switch (reg >> 8 & 0x0F) {
  154. case 0x02:
  155. ret = BOARD_REV_B;
  156. break;
  157. case 0x01:
  158. default:
  159. ret = BOARD_REV_A;
  160. break;
  161. }
  162. return ret;
  163. }
  164. u32 get_board_rev(void)
  165. {
  166. int rev = mx6sabre_rev();
  167. return (get_cpu_rev() & ~(0xF << 8)) | rev;
  168. }
  169. int board_early_init_f(void)
  170. {
  171. setup_iomux_uart();
  172. return 0;
  173. }
  174. int board_init(void)
  175. {
  176. /* address of boot parameters */
  177. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  178. return 0;
  179. }
  180. int checkboard(void)
  181. {
  182. int rev = mx6sabre_rev();
  183. char *revname;
  184. switch (rev) {
  185. case BOARD_REV_B:
  186. revname = "B";
  187. break;
  188. case BOARD_REV_A:
  189. default:
  190. revname = "A";
  191. break;
  192. }
  193. printf("Board: MX6Q-Sabreauto rev%s\n", revname);
  194. return 0;
  195. }