mx53evk.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. /*
  2. * (C) Copyright 2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/mx5x_pins.h>
  26. #include <asm/arch/sys_proto.h>
  27. #include <asm/arch/crm_regs.h>
  28. #include <asm/arch/clock.h>
  29. #include <asm/arch/iomux.h>
  30. #include <asm/errno.h>
  31. #include <asm/imx-common/boot_mode.h>
  32. #include <netdev.h>
  33. #include <i2c.h>
  34. #include <mmc.h>
  35. #include <fsl_esdhc.h>
  36. #include <pmic.h>
  37. #include <fsl_pmic.h>
  38. #include <asm/gpio.h>
  39. #include <mc13892.h>
  40. DECLARE_GLOBAL_DATA_PTR;
  41. int dram_init(void)
  42. {
  43. /* dram_init must store complete ramsize in gd->ram_size */
  44. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  45. PHYS_SDRAM_1_SIZE);
  46. return 0;
  47. }
  48. static void setup_iomux_uart(void)
  49. {
  50. /* UART1 RXD */
  51. mxc_request_iomux(MX53_PIN_CSI0_D11, IOMUX_CONFIG_ALT2);
  52. mxc_iomux_set_pad(MX53_PIN_CSI0_D11,
  53. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  54. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  55. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  56. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  57. mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x1);
  58. /* UART1 TXD */
  59. mxc_request_iomux(MX53_PIN_CSI0_D10, IOMUX_CONFIG_ALT2);
  60. mxc_iomux_set_pad(MX53_PIN_CSI0_D10,
  61. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  62. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  63. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  64. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  65. }
  66. static void setup_i2c(unsigned int port_number)
  67. {
  68. switch (port_number) {
  69. case 0:
  70. /* i2c1 SDA */
  71. mxc_request_iomux(MX53_PIN_CSI0_D8,
  72. IOMUX_CONFIG_ALT5 | IOMUX_CONFIG_SION);
  73. mxc_iomux_set_input(MX53_I2C1_IPP_SDA_IN_SELECT_INPUT,
  74. INPUT_CTL_PATH0);
  75. mxc_iomux_set_pad(MX53_PIN_CSI0_D8,
  76. PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |
  77. PAD_CTL_100K_PU | PAD_CTL_HYS_ENABLE |
  78. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  79. /* i2c1 SCL */
  80. mxc_request_iomux(MX53_PIN_CSI0_D9,
  81. IOMUX_CONFIG_ALT5 | IOMUX_CONFIG_SION);
  82. mxc_iomux_set_input(MX53_I2C1_IPP_SCL_IN_SELECT_INPUT,
  83. INPUT_CTL_PATH0);
  84. mxc_iomux_set_pad(MX53_PIN_CSI0_D9,
  85. PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |
  86. PAD_CTL_100K_PU | PAD_CTL_HYS_ENABLE |
  87. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  88. break;
  89. case 1:
  90. /* i2c2 SDA */
  91. mxc_request_iomux(MX53_PIN_KEY_ROW3,
  92. IOMUX_CONFIG_ALT4 | IOMUX_CONFIG_SION);
  93. mxc_iomux_set_input(MX53_I2C2_IPP_SDA_IN_SELECT_INPUT,
  94. INPUT_CTL_PATH0);
  95. mxc_iomux_set_pad(MX53_PIN_KEY_ROW3,
  96. PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |
  97. PAD_CTL_100K_PU | PAD_CTL_HYS_ENABLE |
  98. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  99. /* i2c2 SCL */
  100. mxc_request_iomux(MX53_PIN_KEY_COL3,
  101. IOMUX_CONFIG_ALT4 | IOMUX_CONFIG_SION);
  102. mxc_iomux_set_input(MX53_I2C2_IPP_SCL_IN_SELECT_INPUT,
  103. INPUT_CTL_PATH0);
  104. mxc_iomux_set_pad(MX53_PIN_KEY_COL3,
  105. PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |
  106. PAD_CTL_100K_PU | PAD_CTL_HYS_ENABLE |
  107. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  108. break;
  109. default:
  110. printf("Warning: Wrong I2C port number\n");
  111. break;
  112. }
  113. }
  114. void power_init(void)
  115. {
  116. unsigned int val;
  117. struct pmic *p;
  118. pmic_init();
  119. p = get_pmic();
  120. /* Set VDDA to 1.25V */
  121. pmic_reg_read(p, REG_SW_2, &val);
  122. val &= ~SWX_OUT_MASK;
  123. val |= SWX_OUT_1_25;
  124. pmic_reg_write(p, REG_SW_2, val);
  125. /*
  126. * Need increase VCC and VDDA to 1.3V
  127. * according to MX53 IC TO2 datasheet.
  128. */
  129. if (is_soc_rev(CHIP_REV_2_0) == 0) {
  130. /* Set VCC to 1.3V for TO2 */
  131. pmic_reg_read(p, REG_SW_1, &val);
  132. val &= ~SWX_OUT_MASK;
  133. val |= SWX_OUT_1_30;
  134. pmic_reg_write(p, REG_SW_1, val);
  135. /* Set VDDA to 1.3V for TO2 */
  136. pmic_reg_read(p, REG_SW_2, &val);
  137. val &= ~SWX_OUT_MASK;
  138. val |= SWX_OUT_1_30;
  139. pmic_reg_write(p, REG_SW_2, val);
  140. }
  141. }
  142. static void setup_iomux_fec(void)
  143. {
  144. /*FEC_MDIO*/
  145. mxc_request_iomux(MX53_PIN_FEC_MDIO, IOMUX_CONFIG_ALT0);
  146. mxc_iomux_set_pad(MX53_PIN_FEC_MDIO,
  147. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  148. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  149. PAD_CTL_22K_PU | PAD_CTL_ODE_OPENDRAIN_ENABLE);
  150. mxc_iomux_set_input(MX53_FEC_FEC_MDI_SELECT_INPUT, 0x1);
  151. /*FEC_MDC*/
  152. mxc_request_iomux(MX53_PIN_FEC_MDC, IOMUX_CONFIG_ALT0);
  153. mxc_iomux_set_pad(MX53_PIN_FEC_MDC, PAD_CTL_DRV_HIGH);
  154. /* FEC RXD1 */
  155. mxc_request_iomux(MX53_PIN_FEC_RXD1, IOMUX_CONFIG_ALT0);
  156. mxc_iomux_set_pad(MX53_PIN_FEC_RXD1,
  157. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  158. /* FEC RXD0 */
  159. mxc_request_iomux(MX53_PIN_FEC_RXD0, IOMUX_CONFIG_ALT0);
  160. mxc_iomux_set_pad(MX53_PIN_FEC_RXD0,
  161. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  162. /* FEC TXD1 */
  163. mxc_request_iomux(MX53_PIN_FEC_TXD1, IOMUX_CONFIG_ALT0);
  164. mxc_iomux_set_pad(MX53_PIN_FEC_TXD1, PAD_CTL_DRV_HIGH);
  165. /* FEC TXD0 */
  166. mxc_request_iomux(MX53_PIN_FEC_TXD0, IOMUX_CONFIG_ALT0);
  167. mxc_iomux_set_pad(MX53_PIN_FEC_TXD0, PAD_CTL_DRV_HIGH);
  168. /* FEC TX_EN */
  169. mxc_request_iomux(MX53_PIN_FEC_TX_EN, IOMUX_CONFIG_ALT0);
  170. mxc_iomux_set_pad(MX53_PIN_FEC_TX_EN, PAD_CTL_DRV_HIGH);
  171. /* FEC TX_CLK */
  172. mxc_request_iomux(MX53_PIN_FEC_REF_CLK, IOMUX_CONFIG_ALT0);
  173. mxc_iomux_set_pad(MX53_PIN_FEC_REF_CLK,
  174. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  175. /* FEC RX_ER */
  176. mxc_request_iomux(MX53_PIN_FEC_RX_ER, IOMUX_CONFIG_ALT0);
  177. mxc_iomux_set_pad(MX53_PIN_FEC_RX_ER,
  178. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  179. /* FEC CRS */
  180. mxc_request_iomux(MX53_PIN_FEC_CRS_DV, IOMUX_CONFIG_ALT0);
  181. mxc_iomux_set_pad(MX53_PIN_FEC_CRS_DV,
  182. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  183. }
  184. #ifdef CONFIG_FSL_ESDHC
  185. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  186. {MMC_SDHC1_BASE_ADDR},
  187. {MMC_SDHC3_BASE_ADDR},
  188. };
  189. int board_mmc_getcd(struct mmc *mmc)
  190. {
  191. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  192. int ret;
  193. mxc_request_iomux(MX53_PIN_EIM_DA11, IOMUX_CONFIG_ALT1);
  194. gpio_direction_input(IMX_GPIO_NR(3, 11));
  195. mxc_request_iomux(MX53_PIN_EIM_DA13, IOMUX_CONFIG_ALT1);
  196. gpio_direction_input(IMX_GPIO_NR(3, 13));
  197. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  198. ret = !gpio_get_value(IMX_GPIO_NR(3, 13));
  199. else
  200. ret = !gpio_get_value(IMX_GPIO_NR(3, 11));
  201. return ret;
  202. }
  203. int board_mmc_init(bd_t *bis)
  204. {
  205. u32 index;
  206. s32 status = 0;
  207. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  208. esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  209. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  210. switch (index) {
  211. case 0:
  212. mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0);
  213. mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0);
  214. mxc_request_iomux(MX53_PIN_SD1_DATA0,
  215. IOMUX_CONFIG_ALT0);
  216. mxc_request_iomux(MX53_PIN_SD1_DATA1,
  217. IOMUX_CONFIG_ALT0);
  218. mxc_request_iomux(MX53_PIN_SD1_DATA2,
  219. IOMUX_CONFIG_ALT0);
  220. mxc_request_iomux(MX53_PIN_SD1_DATA3,
  221. IOMUX_CONFIG_ALT0);
  222. mxc_request_iomux(MX53_PIN_EIM_DA13,
  223. IOMUX_CONFIG_ALT1);
  224. mxc_iomux_set_pad(MX53_PIN_SD1_CMD,
  225. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  226. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  227. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
  228. mxc_iomux_set_pad(MX53_PIN_SD1_CLK,
  229. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  230. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  231. PAD_CTL_DRV_HIGH);
  232. mxc_iomux_set_pad(MX53_PIN_SD1_DATA0,
  233. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  234. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  235. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  236. mxc_iomux_set_pad(MX53_PIN_SD1_DATA1,
  237. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  238. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  239. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  240. mxc_iomux_set_pad(MX53_PIN_SD1_DATA2,
  241. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  242. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  243. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  244. mxc_iomux_set_pad(MX53_PIN_SD1_DATA3,
  245. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  246. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  247. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  248. break;
  249. case 1:
  250. mxc_request_iomux(MX53_PIN_ATA_RESET_B,
  251. IOMUX_CONFIG_ALT2);
  252. mxc_request_iomux(MX53_PIN_ATA_IORDY,
  253. IOMUX_CONFIG_ALT2);
  254. mxc_request_iomux(MX53_PIN_ATA_DATA8,
  255. IOMUX_CONFIG_ALT4);
  256. mxc_request_iomux(MX53_PIN_ATA_DATA9,
  257. IOMUX_CONFIG_ALT4);
  258. mxc_request_iomux(MX53_PIN_ATA_DATA10,
  259. IOMUX_CONFIG_ALT4);
  260. mxc_request_iomux(MX53_PIN_ATA_DATA11,
  261. IOMUX_CONFIG_ALT4);
  262. mxc_request_iomux(MX53_PIN_ATA_DATA0,
  263. IOMUX_CONFIG_ALT4);
  264. mxc_request_iomux(MX53_PIN_ATA_DATA1,
  265. IOMUX_CONFIG_ALT4);
  266. mxc_request_iomux(MX53_PIN_ATA_DATA2,
  267. IOMUX_CONFIG_ALT4);
  268. mxc_request_iomux(MX53_PIN_ATA_DATA3,
  269. IOMUX_CONFIG_ALT4);
  270. mxc_request_iomux(MX53_PIN_EIM_DA11,
  271. IOMUX_CONFIG_ALT1);
  272. mxc_iomux_set_pad(MX53_PIN_ATA_RESET_B,
  273. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  274. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  275. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
  276. mxc_iomux_set_pad(MX53_PIN_ATA_IORDY,
  277. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  278. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  279. PAD_CTL_DRV_HIGH);
  280. mxc_iomux_set_pad(MX53_PIN_ATA_DATA8,
  281. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  282. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  283. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  284. mxc_iomux_set_pad(MX53_PIN_ATA_DATA9,
  285. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  286. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  287. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  288. mxc_iomux_set_pad(MX53_PIN_ATA_DATA10,
  289. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  290. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  291. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  292. mxc_iomux_set_pad(MX53_PIN_ATA_DATA11,
  293. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  294. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  295. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  296. mxc_iomux_set_pad(MX53_PIN_ATA_DATA0,
  297. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  298. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  299. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  300. mxc_iomux_set_pad(MX53_PIN_ATA_DATA1,
  301. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  302. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  303. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  304. mxc_iomux_set_pad(MX53_PIN_ATA_DATA2,
  305. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  306. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  307. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  308. mxc_iomux_set_pad(MX53_PIN_ATA_DATA3,
  309. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  310. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  311. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  312. break;
  313. default:
  314. printf("Warning: you configured more ESDHC controller"
  315. "(%d) as supported by the board(2)\n",
  316. CONFIG_SYS_FSL_ESDHC_NUM);
  317. return status;
  318. }
  319. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  320. }
  321. return status;
  322. }
  323. #endif
  324. int board_early_init_f(void)
  325. {
  326. setup_iomux_uart();
  327. setup_iomux_fec();
  328. return 0;
  329. }
  330. int board_init(void)
  331. {
  332. /* address of boot parameters */
  333. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  334. return 0;
  335. }
  336. #ifdef CONFIG_CMD_BMODE
  337. static const struct boot_mode board_boot_modes[] = {
  338. /* 4 bit bus width */
  339. {"mmc0", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x12)},
  340. {"mmc1", MAKE_CFGVAL(0x40, 0x20, 0x08, 0x12)},
  341. {NULL, 0},
  342. };
  343. #endif
  344. int board_late_init(void)
  345. {
  346. setup_i2c(1);
  347. power_init();
  348. #ifdef CONFIG_CMD_BMODE
  349. add_board_boot_modes(board_boot_modes);
  350. #endif
  351. return 0;
  352. }
  353. int checkboard(void)
  354. {
  355. puts("Board: MX53EVK\n");
  356. return 0;
  357. }