mx53ard.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * (C) Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/mx5x_pins.h>
  26. #include <asm/arch/sys_proto.h>
  27. #include <asm/arch/crm_regs.h>
  28. #include <asm/arch/clock.h>
  29. #include <asm/arch/iomux.h>
  30. #include <asm/errno.h>
  31. #include <netdev.h>
  32. #include <mmc.h>
  33. #include <fsl_esdhc.h>
  34. #include <asm/gpio.h>
  35. #define ETHERNET_INT IMX_GPIO_NR(2, 31)
  36. DECLARE_GLOBAL_DATA_PTR;
  37. int dram_init(void)
  38. {
  39. u32 size1, size2;
  40. size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  41. size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  42. gd->ram_size = size1 + size2;
  43. return 0;
  44. }
  45. void dram_init_banksize(void)
  46. {
  47. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  48. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  49. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  50. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  51. }
  52. static void setup_iomux_uart(void)
  53. {
  54. /* UART1 RXD */
  55. mxc_request_iomux(MX53_PIN_ATA_DMACK, IOMUX_CONFIG_ALT3);
  56. mxc_iomux_set_pad(MX53_PIN_ATA_DMACK,
  57. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  58. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  59. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  60. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  61. mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x3);
  62. /* UART1 TXD */
  63. mxc_request_iomux(MX53_PIN_ATA_DIOW, IOMUX_CONFIG_ALT3);
  64. mxc_iomux_set_pad(MX53_PIN_ATA_DIOW,
  65. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  66. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  67. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  68. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  69. }
  70. #ifdef CONFIG_FSL_ESDHC
  71. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  72. {MMC_SDHC1_BASE_ADDR},
  73. {MMC_SDHC2_BASE_ADDR},
  74. };
  75. int board_mmc_getcd(struct mmc *mmc)
  76. {
  77. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  78. int ret;
  79. mxc_request_iomux(MX53_PIN_GPIO_1, IOMUX_CONFIG_ALT1);
  80. gpio_direction_input(IMX_GPIO_NR(1, 1));
  81. mxc_request_iomux(MX53_PIN_GPIO_4, IOMUX_CONFIG_ALT1);
  82. gpio_direction_input(IMX_GPIO_NR(1, 4));
  83. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  84. ret = !gpio_get_value(IMX_GPIO_NR(1, 1));
  85. else
  86. ret = !gpio_get_value(IMX_GPIO_NR(1, 4));
  87. return ret;
  88. }
  89. int board_mmc_init(bd_t *bis)
  90. {
  91. u32 index;
  92. s32 status = 0;
  93. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  94. esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  95. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  96. switch (index) {
  97. case 0:
  98. mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0);
  99. mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0);
  100. mxc_request_iomux(MX53_PIN_SD1_DATA0,
  101. IOMUX_CONFIG_ALT0);
  102. mxc_request_iomux(MX53_PIN_SD1_DATA1,
  103. IOMUX_CONFIG_ALT0);
  104. mxc_request_iomux(MX53_PIN_SD1_DATA2,
  105. IOMUX_CONFIG_ALT0);
  106. mxc_request_iomux(MX53_PIN_SD1_DATA3,
  107. IOMUX_CONFIG_ALT0);
  108. mxc_iomux_set_pad(MX53_PIN_SD1_CMD, 0x1E4);
  109. mxc_iomux_set_pad(MX53_PIN_SD1_CLK, 0xD4);
  110. mxc_iomux_set_pad(MX53_PIN_SD1_DATA0, 0x1D4);
  111. mxc_iomux_set_pad(MX53_PIN_SD1_DATA1, 0x1D4);
  112. mxc_iomux_set_pad(MX53_PIN_SD1_DATA2, 0x1D4);
  113. mxc_iomux_set_pad(MX53_PIN_SD1_DATA3, 0x1D4);
  114. break;
  115. case 1:
  116. mxc_request_iomux(MX53_PIN_SD2_CMD,
  117. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  118. mxc_request_iomux(MX53_PIN_SD2_CLK,
  119. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  120. mxc_request_iomux(MX53_PIN_SD2_DATA0,
  121. IOMUX_CONFIG_ALT0);
  122. mxc_request_iomux(MX53_PIN_SD2_DATA1,
  123. IOMUX_CONFIG_ALT0);
  124. mxc_request_iomux(MX53_PIN_SD2_DATA2,
  125. IOMUX_CONFIG_ALT0);
  126. mxc_request_iomux(MX53_PIN_SD2_DATA3,
  127. IOMUX_CONFIG_ALT0);
  128. mxc_request_iomux(MX53_PIN_ATA_DATA12,
  129. IOMUX_CONFIG_ALT2);
  130. mxc_request_iomux(MX53_PIN_ATA_DATA13,
  131. IOMUX_CONFIG_ALT2);
  132. mxc_request_iomux(MX53_PIN_ATA_DATA14,
  133. IOMUX_CONFIG_ALT2);
  134. mxc_request_iomux(MX53_PIN_ATA_DATA15,
  135. IOMUX_CONFIG_ALT2);
  136. mxc_iomux_set_pad(MX53_PIN_SD2_CMD, 0x1E4);
  137. mxc_iomux_set_pad(MX53_PIN_SD2_CLK, 0xD4);
  138. mxc_iomux_set_pad(MX53_PIN_SD2_DATA0, 0x1D4);
  139. mxc_iomux_set_pad(MX53_PIN_SD2_DATA1, 0x1D4);
  140. mxc_iomux_set_pad(MX53_PIN_SD2_DATA2, 0x1D4);
  141. mxc_iomux_set_pad(MX53_PIN_SD2_DATA3, 0x1D4);
  142. mxc_iomux_set_pad(MX53_PIN_ATA_DATA12, 0x1D4);
  143. mxc_iomux_set_pad(MX53_PIN_ATA_DATA13, 0x1D4);
  144. mxc_iomux_set_pad(MX53_PIN_ATA_DATA14, 0x1D4);
  145. mxc_iomux_set_pad(MX53_PIN_ATA_DATA15, 0x1D4);
  146. break;
  147. default:
  148. printf("Warning: you configured more ESDHC controller"
  149. "(%d) as supported by the board(2)\n",
  150. CONFIG_SYS_FSL_ESDHC_NUM);
  151. return status;
  152. }
  153. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  154. }
  155. return status;
  156. }
  157. #endif
  158. static void weim_smc911x_iomux(void)
  159. {
  160. /* ETHERNET_INT as GPIO2_31 */
  161. mxc_request_iomux(MX53_PIN_EIM_EB3, IOMUX_CONFIG_ALT1);
  162. gpio_direction_input(ETHERNET_INT);
  163. /* Data bus */
  164. mxc_request_iomux(MX53_PIN_EIM_D16, IOMUX_CONFIG_ALT0);
  165. mxc_iomux_set_pad(MX53_PIN_EIM_D16, 0xA4);
  166. mxc_request_iomux(MX53_PIN_EIM_D17, IOMUX_CONFIG_ALT0);
  167. mxc_iomux_set_pad(MX53_PIN_EIM_D17, 0xA4);
  168. mxc_request_iomux(MX53_PIN_EIM_D18, IOMUX_CONFIG_ALT0);
  169. mxc_iomux_set_pad(MX53_PIN_EIM_D18, 0xA4);
  170. mxc_request_iomux(MX53_PIN_EIM_D19, IOMUX_CONFIG_ALT0);
  171. mxc_iomux_set_pad(MX53_PIN_EIM_D19, 0xA4);
  172. mxc_request_iomux(MX53_PIN_EIM_D20, IOMUX_CONFIG_ALT0);
  173. mxc_iomux_set_pad(MX53_PIN_EIM_D20, 0xA4);
  174. mxc_request_iomux(MX53_PIN_EIM_D21, IOMUX_CONFIG_ALT0);
  175. mxc_iomux_set_pad(MX53_PIN_EIM_D21, 0xA4);
  176. mxc_request_iomux(MX53_PIN_EIM_D22, IOMUX_CONFIG_ALT0);
  177. mxc_iomux_set_pad(MX53_PIN_EIM_D22, 0xA4);
  178. mxc_request_iomux(MX53_PIN_EIM_D23, IOMUX_CONFIG_ALT0);
  179. mxc_iomux_set_pad(MX53_PIN_EIM_D23, 0xA4);
  180. mxc_request_iomux(MX53_PIN_EIM_D24, IOMUX_CONFIG_ALT0);
  181. mxc_iomux_set_pad(MX53_PIN_EIM_D24, 0xA4);
  182. mxc_request_iomux(MX53_PIN_EIM_D25, IOMUX_CONFIG_ALT0);
  183. mxc_iomux_set_pad(MX53_PIN_EIM_D25, 0xA4);
  184. mxc_request_iomux(MX53_PIN_EIM_D26, IOMUX_CONFIG_ALT0);
  185. mxc_iomux_set_pad(MX53_PIN_EIM_D26, 0xA4);
  186. mxc_request_iomux(MX53_PIN_EIM_D27, IOMUX_CONFIG_ALT0);
  187. mxc_iomux_set_pad(MX53_PIN_EIM_D27, 0xA4);
  188. mxc_request_iomux(MX53_PIN_EIM_D28, IOMUX_CONFIG_ALT0);
  189. mxc_iomux_set_pad(MX53_PIN_EIM_D28, 0xA4);
  190. mxc_request_iomux(MX53_PIN_EIM_D29, IOMUX_CONFIG_ALT0);
  191. mxc_iomux_set_pad(MX53_PIN_EIM_D29, 0xA4);
  192. mxc_request_iomux(MX53_PIN_EIM_D30, IOMUX_CONFIG_ALT0);
  193. mxc_iomux_set_pad(MX53_PIN_EIM_D30, 0xA4);
  194. mxc_request_iomux(MX53_PIN_EIM_D31, IOMUX_CONFIG_ALT0);
  195. mxc_iomux_set_pad(MX53_PIN_EIM_D31, 0xA4);
  196. /* Address lines */
  197. mxc_request_iomux(MX53_PIN_EIM_DA0, IOMUX_CONFIG_ALT0);
  198. mxc_iomux_set_pad(MX53_PIN_EIM_DA0, 0xA4);
  199. mxc_request_iomux(MX53_PIN_EIM_DA1, IOMUX_CONFIG_ALT0);
  200. mxc_iomux_set_pad(MX53_PIN_EIM_DA1, 0xA4);
  201. mxc_request_iomux(MX53_PIN_EIM_DA2, IOMUX_CONFIG_ALT0);
  202. mxc_iomux_set_pad(MX53_PIN_EIM_DA2, 0xA4);
  203. mxc_request_iomux(MX53_PIN_EIM_DA3, IOMUX_CONFIG_ALT0);
  204. mxc_iomux_set_pad(MX53_PIN_EIM_DA3, 0xA4);
  205. mxc_request_iomux(MX53_PIN_EIM_DA4, IOMUX_CONFIG_ALT0);
  206. mxc_iomux_set_pad(MX53_PIN_EIM_DA4, 0xA4);
  207. mxc_request_iomux(MX53_PIN_EIM_DA5, IOMUX_CONFIG_ALT0);
  208. mxc_iomux_set_pad(MX53_PIN_EIM_DA5, 0xA4);
  209. mxc_request_iomux(MX53_PIN_EIM_DA6, IOMUX_CONFIG_ALT0);
  210. mxc_iomux_set_pad(MX53_PIN_EIM_DA6, 0xA4);
  211. /* other EIM signals for ethernet */
  212. mxc_request_iomux(MX53_PIN_EIM_OE, IOMUX_CONFIG_ALT0);
  213. mxc_request_iomux(MX53_PIN_EIM_RW, IOMUX_CONFIG_ALT0);
  214. mxc_request_iomux(MX53_PIN_EIM_CS1, IOMUX_CONFIG_ALT0);
  215. }
  216. static void weim_cs1_settings(void)
  217. {
  218. struct weim *weim_regs = (struct weim *)WEIM_BASE_ADDR;
  219. writel(MX53ARD_CS1GCR1, &weim_regs->cs1gcr1);
  220. writel(0x0, &weim_regs->cs1gcr2);
  221. writel(MX53ARD_CS1RCR1, &weim_regs->cs1rcr1);
  222. writel(MX53ARD_CS1RCR2, &weim_regs->cs1rcr2);
  223. writel(MX53ARD_CS1WCR1, &weim_regs->cs1wcr1);
  224. writel(0x0, &weim_regs->cs1wcr2);
  225. writel(0x0, &weim_regs->wcr);
  226. set_chipselect_size(CS0_64M_CS1_64M);
  227. }
  228. int board_early_init_f(void)
  229. {
  230. setup_iomux_uart();
  231. return 0;
  232. }
  233. int board_init(void)
  234. {
  235. /* address of boot parameters */
  236. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  237. return 0;
  238. }
  239. int board_eth_init(bd_t *bis)
  240. {
  241. int rc = -ENODEV;
  242. weim_smc911x_iomux();
  243. weim_cs1_settings();
  244. #ifdef CONFIG_SMC911X
  245. rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
  246. #endif
  247. return rc;
  248. }
  249. int checkboard(void)
  250. {
  251. puts("Board: MX53ARD\n");
  252. return 0;
  253. }