scb9328.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357
  1. /*
  2. * Copyright (C) 2003 ETC s.r.o.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. * Written by Peter Figuli <peposh@etc.sk>, 2003.
  20. *
  21. * 2003/13/06 Initial MP10 Support copied from wepep250
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. #define CONFIG_ARM920T 1 /* this is an ARM920T CPU */
  26. #define CONFIG_IMX 1 /* in a Motorola MC9328MXL Chip */
  27. #define CONFIG_SCB9328 1 /* on a scb9328tronix board */
  28. #undef CONFIG_USE_IRQ /* don't need use IRQ/FIQ */
  29. #define CONFIG_IMX_SERIAL1
  30. /*
  31. * Select serial console configuration
  32. */
  33. /*
  34. * Definition of u-boot build in commands. Check out CONFIG_CMD_DFL if
  35. * neccessary in include/cmd_confdefs.h file. (Un)comment for getting
  36. * functionality or size of u-boot code.
  37. */
  38. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  39. & ~CFG_CMD_LOADS \
  40. & ~CFG_CMD_CONSOLE \
  41. & ~CFG_CMD_AUTOSCRIPT \
  42. | CFG_CMD_NET \
  43. | CFG_CMD_PING \
  44. | CFG_CMD_DHCP \
  45. )
  46. #include <cmd_confdefs.h>
  47. /*
  48. * Boot options. Setting delay to -1 stops autostart count down.
  49. * NOTE: Sending parameters to kernel depends on kernel version and
  50. * 2.4.19-rmk6-pxa1 patch used while my u-boot coding didn't accept
  51. * parameters at all! Do not get confused by them so.
  52. */
  53. #define CONFIG_BOOTDELAY -1
  54. #define CONFIG_BOOTARGS "console=ttySMX0,115200n8 root=/dev/mtdblock3 rootfstype=jffs2 mtdparts=scb9328_flash:128k(U-boot)ro,128k(U-boot_env),1m(kernel),4m(root),4m(fs) eval_board=evk9328"
  55. #define CONFIG_BOOTCOMMAND "bootm 10040000"
  56. #define CONFIG_SHOW_BOOT_PROGRESS
  57. #define CONFIG_ETHADDR 80:81:82:83:84:85
  58. #define CONFIG_NETMASK 255.255.255.0
  59. #define CONFIG_IPADDR 10.10.10.9
  60. #define CONFIG_SERVERIP 10.10.10.10
  61. /*
  62. * General options for u-boot. Modify to save memory foot print
  63. */
  64. #define CFG_LONGHELP /* undef saves memory */
  65. #define CFG_PROMPT "scb9328> " /* prompt string */
  66. #define CFG_CBSIZE 256 /* console I/O buffer */
  67. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* print buffer size */
  68. #define CFG_MAXARGS 16 /* max command args */
  69. #define CFG_BARGSIZE CFG_CBSIZE /* boot args buf size */
  70. #define CFG_MEMTEST_START 0x08100000 /* memtest test area */
  71. #define CFG_MEMTEST_END 0x08F00000
  72. #undef CFG_CLKS_IN_HZ /* use HZ for freq. display */
  73. #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
  74. #define CFG_CPUSPEED 0x141 /* core clock - register value */
  75. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  76. #define CONFIG_BAUDRATE 115200
  77. /*
  78. * Definitions related to passing arguments to kernel.
  79. */
  80. #define CONFIG_CMDLINE_TAG 1 /* send commandline to Kernel */
  81. #define CONFIG_SETUP_MEMORY_TAGS 1 /* send memory definition to kernel */
  82. #define CONFIG_INITRD_TAG 1 /* send initrd params */
  83. #undef CONFIG_VFD /* do not send framebuffer setup */
  84. /*
  85. * Malloc pool need to host env + 128 Kb reserve for other allocations.
  86. */
  87. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + (128<<10) )
  88. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  89. #define CONFIG_STACKSIZE (120<<10) /* stack size */
  90. #ifdef CONFIG_USE_IRQ
  91. #define CONFIG_STACKSIZE_IRQ (4<<10) /* IRQ stack */
  92. #define CONFIG_STACKSIZE_FIQ (4<<10) /* FIQ stack */
  93. #endif
  94. /* SDRAM Setup Values
  95. 0x910a8300 Precharge Command CAS 3
  96. 0x910a8200 Precharge Command CAS 2
  97. 0xa10a8300 AutoRefresh Command CAS 3
  98. 0xa10a8200 Set AutoRefresh Command CAS 2 */
  99. #define PRECHARGE_CMD 0x910a8200
  100. #define AUTOREFRESH_CMD 0xa10a8200
  101. #define CONFIG_INIT_CRITICAL
  102. /*
  103. * SDRAM Memory Map
  104. */
  105. /* SH FIXME */
  106. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of SDRAM */
  107. #define SCB9328_SDRAM_1 0x08000000 /* SDRAM bank #1 */
  108. #define SCB9328_SDRAM_1_SIZE 0x01000000 /* 16 MB */
  109. /*
  110. * Flash Controller settings
  111. */
  112. /*
  113. * Hardware drivers
  114. */
  115. /*
  116. * Configuration for FLASH memory for the Synertronixx board
  117. */
  118. /* #define SCB9328_FLASH_32M */
  119. /* 32MB */
  120. #ifdef SCB9328_FLASH_32M
  121. #define CFG_MAX_FLASH_BANKS 1 /* FLASH banks count (not chip count)*/
  122. #define CFG_MAX_FLASH_SECT 256 /* number of sector in FLASH bank */
  123. #define SCB9328_FLASH_BUS_WIDTH 2 /* we use 16 bit FLASH memory... */
  124. #define SCB9328_FLASH_INTERLEAVE 1 /* ... made of 1 chip */
  125. #define SCB9328_FLASH_BANK_SIZE 0x02000000 /* size of one flash bank */
  126. #define SCB9328_FLASH_SECT_SIZE 0x00020000 /* size of erase sector */
  127. #define SCB9328_FLASH_BASE 0x10000000 /* location of flash memory */
  128. #define SCB9328_FLASH_UNLOCK 1 /* perform hw unlock first */
  129. #else
  130. /* 16MB */
  131. #define CFG_MAX_FLASH_BANKS 1 /* FLASH banks count (not chip count)*/
  132. #define CFG_MAX_FLASH_SECT 128 /* number of sector in FLASH bank */
  133. #define SCB9328_FLASH_BUS_WIDTH 2 /* we use 16 bit FLASH memory... */
  134. #define SCB9328_FLASH_INTERLEAVE 1 /* ... made of 1 chip */
  135. #define SCB9328_FLASH_BANK_SIZE 0x01000000 /* size of one flash bank */
  136. #define SCB9328_FLASH_SECT_SIZE 0x00020000 /* size of erase sector */
  137. #define SCB9328_FLASH_BASE 0x10000000 /* location of flash memory */
  138. #define SCB9328_FLASH_UNLOCK 1 /* perform hw unlock first */
  139. #endif /* SCB9328_FLASH_32M */
  140. /* This should be defined if CFI FLASH device is present. Actually benefit
  141. is not so clear to me. In other words we can provide more informations
  142. to user, but this expects more complex flash handling we do not provide
  143. now.*/
  144. #undef CFG_FLASH_CFI
  145. #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* timeout for Erase operation */
  146. #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* timeout for Write operation */
  147. #define CFG_FLASH_BASE SCB9328_FLASH_BASE
  148. /*
  149. * This is setting for JFFS2 support in u-boot.
  150. * Right now there is no gain for user, but later on booting kernel might be
  151. * possible. Consider using XIP kernel running from flash to save RAM
  152. * footprint.
  153. * NOTE: Enable CFG_CMD_JFFS2 for JFFS2 support.
  154. */
  155. #define CFG_JFFS2_FIRST_BANK 0
  156. #define CFG_JFFS2_FIRST_SECTOR 5
  157. #define CFG_JFFS2_NUM_BANKS 1
  158. /*
  159. * Environment setup. Definitions of monitor location and size with
  160. * definition of environment setup ends up in 2 possibilities.
  161. * 1. Embeded environment - in u-boot code is space for environment
  162. * 2. Environment is read from predefined sector of flash
  163. * Right now we support 2. possiblity, but expecting no env placed
  164. * on mentioned address right now. This also needs to provide whole
  165. * sector for it - for us 256Kb is really waste of memory. U-boot uses
  166. * default env. and until kernel parameters could be sent to kernel
  167. * env. has no sense to us.
  168. */
  169. /* Setup for PA23 which is Reset Default PA23 but has to become
  170. CS5 */
  171. #define CFG_GPR_A_VAL 0x00800000
  172. #define CFG_GIUS_A_VAL 0x0043fffe
  173. #define CFG_MONITOR_BASE 0x10000000
  174. #define CFG_MONITOR_LEN 0x20000 /* 128b ( 1 flash sector ) */
  175. #define CFG_ENV_IS_IN_FLASH 1
  176. #define CFG_ENV_ADDR 0x10020000 /* absolute address for now */
  177. #define CFG_ENV_SIZE 0x20000
  178. #define CONFIG_ENV_OVERWRITE 1 /* env is not writable now */
  179. /*
  180. * CSxU_VAL:
  181. * 63| x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x|32
  182. * |DTACK_SEL|0|BCD | BCS | PSZ|PME|SYNC| DOL | CNC| WSC | 0| WWS | EDC |
  183. *
  184. * CSxL_VAL:
  185. * 31| x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x| 0
  186. * | OEA | OEN | WEA | WEN | CSA |EBC| DSZ | 0|SP|0|WP| 0 0|PA|CSEN|
  187. */
  188. #define CFG_CS0U_VAL 0x000F2000
  189. #define CFG_CS0L_VAL 0x11110d01
  190. #define CFG_CS1U_VAL 0x000F0a00
  191. #define CFG_CS1L_VAL 0x11110601
  192. #define CFG_CS2U_VAL 0x0
  193. #define CFG_CS2L_VAL 0x0
  194. #define CFG_CS3U_VAL 0x000FFFFF
  195. #define CFG_CS3L_VAL 0x00000303
  196. #define CFG_CS4U_VAL 0x000F0a00
  197. #define CFG_CS4L_VAL 0x11110301
  198. /* CNC == 3 too long
  199. #define CFG_CS5U_VAL 0x0000C210 */
  200. /* #define CFG_CS5U_VAL 0x00008400
  201. mal laenger mahcen, ob der bei 150MHz laenger haelt dann und
  202. kaum langsamer ist */
  203. /* #define CFG_CS5U_VAL 0x00009400
  204. #define CFG_CS5L_VAL 0x11010D03 */
  205. #define CFG_CS5U_VAL 0x00008400
  206. #define CFG_CS5L_VAL 0x00000D03
  207. #define CONFIG_DRIVER_DM9000 1
  208. #define CONFIG_DRIVER_DM9000 1
  209. #define CONFIG_DM9000_BASE 0x16000000
  210. #define DM9000_IO CONFIG_DM9000_BASE
  211. #define DM9000_DATA (CONFIG_DM9000_BASE+4)
  212. /* #define CONFIG_DM9000_USE_8BIT */
  213. #define CONFIG_DM9000_USE_16BIT
  214. /* #define CONFIG_DM9000_USE_32BIT */
  215. /* f_{dpll}=2*f{ref}*(MFI+MFN/(MFD+1))/(PD+1)
  216. f_ref=16,777MHz
  217. 0x002a141f: 191,9944MHz
  218. 0x040b2007: 144MHz
  219. 0x042a141f: 96MHz
  220. 0x0811140d: 64MHz
  221. 0x040e200e: 150MHz
  222. 0x00321431: 200MHz
  223. 0x08001800: 64MHz mit 16er Quarz
  224. 0x04001800: 96MHz mit 16er Quarz
  225. 0x04002400: 144MHz mit 16er Quarz
  226. 31 |x x x x|x x x x|x x x x|x x x x|x x x x|x x x x|x x x x|x x x x| 0
  227. |XXX|--PD---|-------MFD---------|XXX|--MFI--|-----MFN-----------| */
  228. #define CPU200
  229. #ifdef CPU200
  230. #define CFG_MPCTL0_VAL 0x00321431
  231. #else
  232. #define CFG_MPCTL0_VAL 0x040e200e
  233. #endif
  234. /* #define BUS64 */
  235. #define BUS72
  236. #ifdef BUS72
  237. #define CFG_SPCTL0_VAL 0x04002400
  238. #endif
  239. #ifdef BUS96
  240. #define CFG_SPCTL0_VAL 0x04001800
  241. #endif
  242. #ifdef BUS64
  243. #define CFG_SPCTL0_VAL 0x08001800
  244. #endif
  245. /* Das ist der BCLK Divider, der aus der System PLL
  246. BCLK und HCLK erzeugt:
  247. 31 | xxxx xxxx xxxx xxxx xx10 11xx xxxx xxxx | 0
  248. 0x2f008403 : 192MHz/2=96MHz, 144MHz/2=72MHz PRESC=1->BCLKDIV=2
  249. 0x2f008803 : 192MHz/3=64MHz, 240MHz/3=80MHz PRESC=1->BCLKDIV=2
  250. 0x2f001003 : 192MHz/5=38,4MHz
  251. 0x2f000003 : 64MHz/1
  252. Bit 22: SPLL Restart
  253. Bit 21: MPLL Restart */
  254. #ifdef BUS64
  255. #define CFG_CSCR_VAL 0x2f030003
  256. #endif
  257. #ifdef BUS72
  258. #define CFG_CSCR_VAL 0x2f030403
  259. #endif
  260. /*
  261. * Well this has to be defined, but on the other hand it is used differently
  262. * one may expect. For instance loadb command do not cares :-)
  263. * So advice is - do not relay on this...
  264. */
  265. #define CFG_LOAD_ADDR 0x08400000
  266. #define MHZ16QUARZINUSE
  267. #ifdef MHZ16QUARZINUSE
  268. #define CONFIG_SYSPLL_CLK_FREQ 16000000
  269. #else
  270. #define CONFIG_SYSPLL_CLK_FREQ 16780000
  271. #endif
  272. #define CONFIG_SYS_CLK_FREQ 16780000
  273. /* FMCR Bit 0 becomes 0 to make CS3 CS3 :P */
  274. #define CFG_FMCR_VAL 0x00000001
  275. /* Bit[0:3] contain PERCLK1DIV for UART 1
  276. 0x000b00b ->b<- -> 192MHz/12=16MHz
  277. 0x000b00b ->8<- -> 144MHz/09=16MHz
  278. 0x000b00b ->3<- -> 64MHz/4=16MHz */
  279. #ifdef BUS96
  280. #define CFG_PCDR_VAL 0x000b00b5
  281. #endif
  282. #ifdef BUS64
  283. #define CFG_PCDR_VAL 0x000b00b3
  284. #endif
  285. #ifdef BUS72
  286. #define CFG_PCDR_VAL 0x000b00b8
  287. #endif
  288. #endif /* __CONFIG_H */