quantum.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. * changes for 16M board
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #undef CONFIG_MPC860
  34. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  35. #define CONFIG_RPXLITE 1 /* QUANTUM is the RPXlite clone */
  36. #define CONFIG_RMU 1 /* The QUNATUM is based on our RMU */
  37. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  38. #undef CONFIG_8xx_CONS_SMC2
  39. #undef CONFIG_8xx_CONS_NONE
  40. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
  41. #if 0
  42. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  43. #else
  44. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  45. #endif
  46. /* default developmenmt environment */
  47. #undef CONFIG_CLOCKS_IN_MHZ /* clocks passed to Linux in MHz. Needed for old kernels (2.4) crashes for new kernels */
  48. #define CONFIG_ETHADDR 00:0B:17:00:00:00
  49. #define CONFIG_IPADDR 10.10.69.10
  50. #define CONFIG_SERVERIP 10.10.69.49
  51. #define CONFIG_NETMASK 255.255.255.0
  52. #define CONFIG_HOSTNAME QUANTUM
  53. #define CONFIG_ROOTPATH /opt/eldk/pcc_8xx
  54. #define CONFIG_BOOTARGS "root=/dev/ram rw"
  55. #define CONFIG_BOOTCOMMAND "bootm ff000000"
  56. #define CONFIG_EXTRA_ENV_SETTINGS \
  57. "serial#=12345\0" \
  58. "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath)\0" \
  59. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  60. "addip=setenv bootargs $(bootargs) ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off\0"
  61. /*
  62. * Select the more full-featured memory test (Barr embedded systems)
  63. */
  64. #define CFG_ALT_MEMTEST
  65. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  66. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  67. /* M48T02 Paralled access timekeeper with same interface as the M48T35A*/
  68. #define CONFIG_RTC_M48T35A 1
  69. #if 0
  70. #define CONFIG_WATCHDOG 1 /* watchdog enabled */
  71. #else
  72. #undef CONFIG_WATCHDOG
  73. #endif
  74. /* NVRAM and RTC */
  75. #define CFG_NVRAM_BASE_ADDR 0xFA000000
  76. #define CFG_NVRAM_SIZE 2048
  77. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  78. CFG_CMD_DATE | \
  79. CFG_CMD_DHCP | \
  80. CFG_CMD_PING | \
  81. CFG_CMD_REGINFO)
  82. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  83. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  84. #include <cmd_confdefs.h>
  85. #define CONFIG_AUTOBOOT_KEYED /* Enable password protection */
  86. #define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d sec...\n"
  87. #define CONFIG_AUTOBOOT_DELAY_STR "system"
  88. /*
  89. * Miscellaneous configurable options
  90. */
  91. #define CFG_LONGHELP /* undef to save memory */
  92. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  93. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  94. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  95. #else
  96. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  97. #endif
  98. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  99. #define CFG_MAXARGS 16 /* max number of command args */
  100. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  101. #define CFG_MEMTEST_START 0x00040000 /* memtest works on */
  102. #define CFG_MEMTEST_END 0x01f00000 /* 256K ... 15 MB in DRAM */
  103. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  104. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  105. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  106. /*
  107. * Low Level Configuration Settings
  108. * (address mappings, register initial values, etc.)
  109. * You should know what you are doing if you make changes here.
  110. */
  111. /*-----------------------------------------------------------------------
  112. * Internal Memory Mapped Register
  113. */
  114. #define CFG_IMMR 0xFA200000
  115. /*-----------------------------------------------------------------------
  116. * Definitions for initial stack pointer and data area (in DPRAM)
  117. */
  118. #define CFG_INIT_RAM_ADDR CFG_IMMR
  119. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  120. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  121. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  122. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  123. /*-----------------------------------------------------------------------
  124. * Start addresses for the final memory configuration
  125. * (Set up by the startup code)
  126. * Please note that CFG_SDRAM_BASE _must_ start at 0
  127. */
  128. #define CFG_SDRAM_BASE 0x00000000
  129. #define CFG_FLASH_BASE 0xFF000000
  130. #if 1
  131. #define CFG_FLASH_CFI_DRIVER
  132. #else
  133. #undef CFG_FLASH_CFI_DRIVER
  134. #endif
  135. #ifdef CFG_FLASH_CFI_DRIVER
  136. #define CFG_FLASH_CFI 1
  137. #undef CFG_FLASH_USE_BUFFER_WRITE
  138. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  139. #endif
  140. /*%%% #define CFG_FLASH_BASE 0xFFF00000 */
  141. #if defined(DEBUG) || (CONFIG_COMMANDS & CFG_CMD_IDE)
  142. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  143. #else
  144. #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  145. #endif
  146. #define CFG_MONITOR_BASE 0xFFF00000
  147. /*%%% #define CFG_MONITOR_BASE CFG_FLASH_BASE */
  148. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  149. /*
  150. * For booting Linux, the board info and command line data
  151. * have to be in the first 8 MB of memory, since this is
  152. * the maximum mapped by the Linux kernel during initialization.
  153. */
  154. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  155. /*-----------------------------------------------------------------------
  156. * FLASH organization
  157. */
  158. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  159. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  160. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  161. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  162. #define CFG_ENV_IS_IN_FLASH 1
  163. #define CFG_ENV_OFFSET 0x00F40000 /* Offset of Environment Sector absolute address 0xfff40000*/
  164. #define CFG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
  165. #define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_ENV_OFFSET)
  166. /* Address and size of Redundant Environment Sector */
  167. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  168. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  169. /* FPGA */
  170. #define CONFIG_MISC_INIT_R
  171. #define CFG_FPGA_SPARTAN2
  172. #define CFG_FPGA_PROG_FEEDBACK
  173. /*-----------------------------------------------------------------------
  174. * Reset address
  175. */
  176. #define CFG_RESET_ADDRESS ((ulong)((((immap_t *)CFG_IMMR)->im_clkrst.res)))
  177. /*-----------------------------------------------------------------------
  178. * Cache Configuration
  179. */
  180. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  181. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  182. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  183. #endif
  184. /*-----------------------------------------------------------------------
  185. * SYPCR - System Protection Control 11-9
  186. * SYPCR can only be written once after reset!
  187. *-----------------------------------------------------------------------
  188. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  189. */
  190. #if defined(CONFIG_WATCHDOG)
  191. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  192. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  193. #else
  194. #define CFG_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  195. #endif
  196. /*-----------------------------------------------------------------------
  197. * SIUMCR - SIU Module Configuration 11-6
  198. *-----------------------------------------------------------------------
  199. * PCMCIA config., multi-function pin tri-state
  200. */
  201. #define CFG_SIUMCR (SIUMCR_MLRC10)
  202. /*-----------------------------------------------------------------------
  203. * TBSCR - Time Base Status and Control 11-26
  204. *-----------------------------------------------------------------------
  205. * Clear Reference Interrupt Status, Timebase freezing enabled
  206. */
  207. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
  208. /*-----------------------------------------------------------------------
  209. * RTCSC - Real-Time Clock Status and Control Register 11-27
  210. *-----------------------------------------------------------------------
  211. */
  212. /*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
  213. #define CFG_RTCSC (RTCSC_SEC | RTCSC_RTE)
  214. /*-----------------------------------------------------------------------
  215. * PISCR - Periodic Interrupt Status and Control 11-31
  216. *-----------------------------------------------------------------------
  217. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  218. */
  219. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  220. /*-----------------------------------------------------------------------
  221. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  222. *-----------------------------------------------------------------------
  223. * Reset PLL lock status sticky bit, timer expired status bit and timer
  224. * interrupt status bit
  225. *
  226. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  227. */
  228. /* up to 50 MHz we use a 1:1 clock */
  229. #define CFG_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
  230. /*-----------------------------------------------------------------------
  231. * SCCR - System Clock and reset Control Register 15-27
  232. *-----------------------------------------------------------------------
  233. * Set clock output, timebase and RTC source and divider,
  234. * power management and some other internal clocks
  235. */
  236. #define SCCR_MASK SCCR_EBDF00
  237. /* up to 50 MHz we use a 1:1 clock */
  238. #define CFG_SCCR (SCCR_COM00 | SCCR_TBS)
  239. /*-----------------------------------------------------------------------
  240. * PCMCIA stuff
  241. *-----------------------------------------------------------------------
  242. *
  243. */
  244. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  245. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  246. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  247. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  248. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  249. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  250. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  251. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  252. /*-----------------------------------------------------------------------
  253. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  254. *-----------------------------------------------------------------------
  255. */
  256. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  257. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  258. #undef CONFIG_IDE_LED /* LED for ide not supported */
  259. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  260. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  261. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  262. #define CFG_ATA_IDE0_OFFSET 0x0000
  263. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  264. /* Offset for data I/O */
  265. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  266. /* Offset for normal register accesses */
  267. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  268. /* Offset for alternate registers */
  269. #define CFG_ATA_ALT_OFFSET 0x0100
  270. /*-----------------------------------------------------------------------
  271. *
  272. *-----------------------------------------------------------------------
  273. *
  274. */
  275. /*#define CFG_DER 0x2002000F*/
  276. #define CFG_DER 0
  277. /*
  278. * Init Memory Controller:
  279. *
  280. * BR0 and OR0 (FLASH)
  281. */
  282. #define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */
  283. #define CFG_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
  284. /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
  285. #define CFG_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
  286. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  287. #define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
  288. /*
  289. * BR1 and OR1 (SDRAM)
  290. *
  291. */
  292. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  293. #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB */
  294. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  295. #define CFG_OR_TIMING_SDRAM 0x00000E00
  296. #define CFG_OR1_PRELIM (0xF0000000 | CFG_OR_TIMING_SDRAM ) /* map 256 MB */
  297. #define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  298. /* RPXLITE mem setting */
  299. #define CFG_BR3_PRELIM 0xFA400001 /* FPGA */
  300. #define CFG_OR3_PRELIM 0xFFFF8910
  301. #define CFG_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
  302. #define CFG_OR4_PRELIM 0xFFFE0970
  303. /*
  304. * Memory Periodic Timer Prescaler
  305. */
  306. /* periodic timer for refresh */
  307. #define CFG_MAMR_PTA 20
  308. /*
  309. * Refresh clock Prescalar
  310. */
  311. #define CFG_MPTPR MPTPR_PTP_DIV2
  312. /*
  313. * MAMR settings for SDRAM
  314. */
  315. /* 9 column SDRAM */
  316. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  317. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  318. MAMR_RLFA_16X | MAMR_WLFA_16X | MAMR_TLFA_16X)
  319. /*
  320. * Internal Definitions
  321. *
  322. * Boot Flags
  323. */
  324. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  325. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  326. /*
  327. * BCSRx
  328. *
  329. * Board Status and Control Registers
  330. *
  331. */
  332. #define BCSR0 0xFA400000
  333. #define BCSR1 0xFA400001
  334. #define BCSR2 0xFA400002
  335. #define BCSR3 0xFA400003
  336. #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
  337. #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
  338. #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
  339. #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
  340. #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
  341. #define BCSR0_COLTEST 0x20
  342. #define BCSR0_ETHLPBK 0x40
  343. #define BCSR0_ETHEN 0x80
  344. #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
  345. #define BCSR1_PCVCTL6 0x02
  346. #define BCSR1_PCVCTL5 0x04
  347. #define BCSR1_PCVCTL4 0x08
  348. #define BCSR1_IPB5SEL 0x10
  349. #define BCSR2_ENPA5HDR 0x08 /* USB Control */
  350. #define BCSR2_ENUSBCLK 0x10
  351. #define BCSR2_USBPWREN 0x20
  352. #define BCSR2_USBSPD 0x40
  353. #define BCSR2_USBSUSP 0x80
  354. #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
  355. #define BCSR3_BWNVR 0x02 /* NVRAM Battery */
  356. #define BCSR3_RDY_BSY 0x04 /* Flash Operation */
  357. #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
  358. #define BCSR3_D27 0x10 /* Dip Switch settings */
  359. #define BCSR3_D26 0x20
  360. #define BCSR3_D25 0x40
  361. #define BCSR3_D24 0x80
  362. #endif /* __CONFIG_H */