mx1fs2.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. /*
  2. * Copyright (C) 2004 Sascha Hauer, Pengutronix
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #ifndef __CONFIG_H
  20. #define __CONFIG_H
  21. #define CONFIG_ARM920T 1 /* this is an ARM920T CPU */
  22. #define CONFIG_IMX 1 /* in a Motorola MC9328MXL Chip */
  23. #define CONFIG_MX1FS2 1 /* on a mx1fs2 board */
  24. #undef CONFIG_USE_IRQ /* don't need use IRQ/FIQ */
  25. /*
  26. * Select serial console configuration
  27. */
  28. #undef _CONFIG_UART1 /* internal uart 1 */
  29. #define _CONFIG_UART2 /* internal uart 2 */
  30. #undef _CONFIG_UART3 /* internal uart 3 */
  31. #undef _CONFIG_UART4 /* internal uart 4 */
  32. #undef CONFIG_SILENT_CONSOLE /* use this to disable output */
  33. /*
  34. * Definition of u-boot build in commands. Check out CONFIG_CMD_DFL if
  35. * neccessary in include/cmd_confdefs.h file. (Un)comment for getting
  36. * functionality or size of u-boot code.
  37. */
  38. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  39. & ~CFG_CMD_LOADS \
  40. & ~CFG_CMD_CONSOLE \
  41. & ~CFG_CMD_AUTOSCRIPT \
  42. & ~CFG_CMD_NET \
  43. & ~CFG_CMD_PING \
  44. & ~CFG_CMD_DHCP \
  45. | CFG_CMD_JFFS2 \
  46. )
  47. #include <cmd_confdefs.h>
  48. /*
  49. * Boot options. Setting delay to -1 stops autostart count down.
  50. */
  51. #define CONFIG_BOOTDELAY 10
  52. #define CONFIG_BOOTARGS "root=/dev/mtdblock4 console=ttySMX0,115200n8 rootfstype=jffs2"
  53. #define CONFIG_BOOTCOMMAND "bootm 10080000"
  54. #define CONFIG_SHOW_BOOT_PROGRESS
  55. /*
  56. * General options for u-boot. Modify to save memory foot print
  57. */
  58. #define CFG_LONGHELP /* undef saves memory */
  59. #define CFG_PROMPT "mx1fs2> " /* prompt string */
  60. #define CFG_CBSIZE 256 /* console I/O buffer */
  61. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* print buffer size */
  62. #define CFG_MAXARGS 16 /* max command args */
  63. #define CFG_BARGSIZE CFG_CBSIZE /* boot args buf size */
  64. #define CFG_MEMTEST_START 0x08100000 /* memtest test area */
  65. #define CFG_MEMTEST_END 0x08F00000
  66. #undef CFG_CLKS_IN_HZ /* use HZ for freq. display */
  67. #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
  68. #define CFG_CPUSPEED 0x141 /* core clock - register value */
  69. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  70. #define CONFIG_BAUDRATE 115200
  71. /*
  72. * Definitions related to passing arguments to kernel.
  73. */
  74. #define CONFIG_CMDLINE_TAG 1 /* send commandline to Kernel */
  75. #define CONFIG_SETUP_MEMORY_TAGS 1 /* send memory definition to kernel */
  76. #define CONFIG_INITRD_TAG 1 /* send initrd params */
  77. #undef CONFIG_VFD /* do not send framebuffer setup */
  78. #define CFG_JFFS_CUSTOM_PART
  79. /*
  80. * Malloc pool need to host env + 128 Kb reserve for other allocations.
  81. */
  82. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + (128<<10) )
  83. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  84. #define CONFIG_STACKSIZE (120<<10) /* stack size */
  85. #ifdef CONFIG_USE_IRQ
  86. #define CONFIG_STACKSIZE_IRQ (4<<10) /* IRQ stack */
  87. #define CONFIG_STACKSIZE_FIQ (4<<10) /* FIQ stack */
  88. #endif
  89. /* SDRAM Setup Values
  90. * 0x910a8300 Precharge Command CAS 3
  91. * 0x910a8200 Precharge Command CAS 2
  92. *
  93. * 0xa10a8300 AutoRefresh Command CAS 3
  94. * 0xa10a8200 Set AutoRefresh Command CAS 2
  95. */
  96. #define PRECHARGE_CMD 0x910a8300
  97. #define AUTOREFRESH_CMD 0xa10a8300
  98. #define CONFIG_INIT_CRITICAL
  99. #define BUS32BIT_VERSION
  100. /*
  101. * SDRAM Memory Map
  102. */
  103. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of SDRAM */
  104. #define MX1FS2_SDRAM_1 0x08000000 /* SDRAM bank #1 */
  105. #ifdef BUS32BIT_VERSION
  106. #define MX1FS2_SDRAM_1_SIZE (0x04000000 - 0x100000) /* 64 MB - 1M Framebuffer */
  107. #else
  108. #define MX1FS2_SDRAM_1_SIZE (0x01FC0000 - 0x100000) /* 32 MB - 1M Framebuffer */
  109. #endif
  110. /*
  111. * Flash Controller settings
  112. */
  113. #define CFG_MAX_FLASH_BANKS 1 /* FLASH banks count (not chip count)*/
  114. #define CFG_MAX_FLASH_SECT 256 /* number of sector in FLASH bank */
  115. #ifdef BUS32BIT_VERSION
  116. #define MX1FS2_FLASH_BUS_WIDTH 4 /* we use 32 bit FLASH memory... */
  117. #define MX1FS2_FLASH_INTERLEAVE 2 /* ... made of 2 chips */
  118. #define MX1FS2_FLASH_BANK_SIZE 0x02000000 /* size of one flash bank*/
  119. #define MX1FS2_FLASH_SECT_SIZE 0x00020000 /* size of erase sector */
  120. #define MX1FS2_JFFS2_PART0_START 0x10200000
  121. #define MX1FS2_JFFS2_PART0_SIZE 0x00500000
  122. #define MX1FS2_JFFS2_PART1_START 0x10700000
  123. #define MX1FS2_JFFS2_PART1_SIZE 0x00900000
  124. #else
  125. #define MX1FS2_FLASH_BUS_WIDTH 2 /* we use 16 bit FLASH memory... */
  126. #define MX1FS2_FLASH_INTERLEAVE 1 /* ... made of 1 chip */
  127. #define MX1FS2_FLASH_BANK_SIZE 0x01000000 /* size of one flash bank*/
  128. #define MX1FS2_FLASH_SECT_SIZE 0x00010000 /* size of erase sector */
  129. #endif
  130. #define MX1FS2_FLASH_BASE 0x10000000 /* location of flash memory */
  131. #define MX1FS2_FLASH_UNLOCK 1 /* perform hw unlock first */
  132. /* This should be defined if CFI FLASH device is present. Actually benefit
  133. is not so clear to me. In other words we can provide more informations
  134. to user, but this expects more complex flash handling we do not provide
  135. now.*/
  136. #undef CFG_FLASH_CFI
  137. #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* timeout for Erase operation */
  138. #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* timeout for Write operation */
  139. #define CFG_FLASH_BASE MX1FS2_FLASH_BASE
  140. /*
  141. * This is setting for JFFS2 support in u-boot.
  142. * Right now there is no gain for user, but later on booting kernel might be
  143. * possible. Consider using XIP kernel running from flash to save RAM
  144. * footprint.
  145. * NOTE: Enable CFG_CMD_JFFS2 for JFFS2 support.
  146. */
  147. #define CFG_JFFS2_FIRST_BANK 0
  148. #define CFG_JFFS2_FIRST_SECTOR 5
  149. #define CFG_JFFS2_NUM_BANKS 1
  150. /*
  151. * Environment setup. Definitions of monitor location and size with
  152. * definition of environment setup ends up in 2 possibilities.
  153. * 1. Embeded environment - in u-boot code is space for environment
  154. * 2. Environment is read from predefined sector of flash
  155. * Right now we support 2. possiblity, but expecting no env placed
  156. * on mentioned address right now. This also needs to provide whole
  157. * sector for it - for us 256Kb is really waste of memory. U-boot uses
  158. * default env. and until kernel parameters could be sent to kernel
  159. * env. has no sense to us.
  160. */
  161. #define CFG_MONITOR_BASE 0x10000000
  162. #define CFG_MONITOR_LEN 0x20000 /* 128b ( 1 flash sector ) */
  163. #define CFG_ENV_IS_IN_FLASH 1
  164. #define CFG_ENV_ADDR 0x10020000 /* absolute address for now */
  165. #define CFG_ENV_SIZE 0x20000
  166. #define CONFIG_ENV_OVERWRITE 1 /* env is not writable now */
  167. /* Setup CS4 and CS5 */
  168. #define CFG_GIUS_A_VAL 0x0003fffe
  169. /*
  170. * CSxU_VAL:
  171. * 63| x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x|32
  172. * |DTACK_SEL|0|BCD | BCS | PSZ|PME|SYNC| DOL | CNC| WSC | 0| WWS | EDC |
  173. *
  174. * CSxL_VAL:
  175. * 31| x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x| 0
  176. * | OEA | OEN | WEA | WEN | CSA |EBC| DSZ | 0|SP|0|WP| 0 0|PA|CSEN|
  177. */
  178. #define CFG_CS0U_VAL 0x00008C00
  179. #define CFG_CS0L_VAL 0x22222601
  180. #define CFG_CS1U_VAL 0x00008C00
  181. #define CFG_CS1L_VAL 0x22222301
  182. #define CFG_CS4U_VAL 0x00008C00
  183. #define CFG_CS4L_VAL 0x22222301
  184. #define CFG_CS5U_VAL 0x00008C00
  185. #define CFG_CS5L_VAL 0x22222301
  186. /* f_{dpll}=2*f{ref}*(MFI+MFN/(MFD+1))/(PD+1)
  187. f_ref=16,777MHz
  188. 0x002a141f: 191,9944MHz
  189. 0x040b2007: 144MHz
  190. 0x042a141f: 96MHz
  191. 0x0811140d: 64MHz
  192. 0x040e200e: 150MHz
  193. 0x00321431: 200MHz
  194. 0x08001800: 64MHz mit 16er Quarz
  195. 0x04001800: 96MHz mit 16er Quarz
  196. 0x04002400: 144MHz mit 16er Quarz
  197. 31 |x x x x|x x x x|x x x x|x x x x|x x x x|x x x x|x x x x|x x x x| 0
  198. |XXX|--PD---|-------MFD---------|XXX|--MFI--|-----MFN-----------| */
  199. #define CFG_MPCTL0_VAL 0x07E723AD
  200. #define CFG_MPCTL1_VAL 0x00000040
  201. #define CFG_PCDR_VAL 0x00010005
  202. #define CFG_GPCR_VAL 0x00000FFB
  203. #define USE_16M_OSZI /* If you have one, you want to use it
  204. The internal 32kHz oszillator jitters */
  205. #ifdef USE_16M_OSZI
  206. #define CFG_SPCTL0_VAL 0x04001401
  207. #define CFG_SPCTL1_VAL 0x0C000040
  208. #define CFG_CSCR_VAL 0x07030003
  209. #define CONFIG_SYS_CLK_FREQ 16780000
  210. #define CONFIG_SYSPLL_CLK_FREQ 16000000
  211. #else
  212. #define CFG_SPCTL0_VAL 0x07E716D1
  213. #define CFG_CSCR_VAL 0x06000003
  214. #define CONFIG_SYS_CLK_FREQ 16780000
  215. #define CONFIG_SYSPLL_CLK_FREQ 16780000
  216. #endif
  217. /*
  218. * Well this has to be defined, but on the other hand it is used differently
  219. * one may expect. For instance loadb command do not cares :-)
  220. * So advice is - do not relay on this...
  221. */
  222. #define CFG_LOAD_ADDR 0x08400000
  223. #define CFG_FMCR_VAL 0x00000003 /* Reset Default */
  224. /* Bit[0:3] contain PERCLK1DIV for UART 1
  225. 0x000b00b ->b<- -> 192MHz/12=16MHz
  226. 0x000b00b ->8<- -> 144MHz/09=16MHz
  227. 0x000b00b ->3<- -> 64MHz/4=16MHz */
  228. #ifdef _CONFIG_UART1
  229. #define CONFIG_IMX_SERIAL1
  230. #elif defined _CONFIG_UART2
  231. #define CONFIG_IMX_SERIAL2
  232. #elif defined _CONFIG_UART3 | defined _CONFIG_UART4
  233. #define CONFIG_IMX_SERIAL_NONE
  234. #define CFG_NS16550
  235. #define CFG_NS16550_SERIAL
  236. #define CFG_NS16550_CLK 3686400
  237. #define CFG_NS16550_REG_SIZE 1
  238. #define CONFIG_CONS_INDEX 1
  239. #ifdef _CONFIG_UART3
  240. #define CFG_NS16550_COM1 0x15000000
  241. #elif defined _CONFIG_UART4
  242. #define CFG_NS16550_COM1 0x16000000
  243. #endif
  244. #endif
  245. #endif /* __CONFIG_H */