PCI405.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * (C) Copyright 2001-2004
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_PCI405 1 /* ...on a PCI405 board */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  36. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() on init */
  37. #define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
  38. #define CONFIG_BOARD_TYPES 1 /* support board types */
  39. #define CONFIG_BAUDRATE 115200
  40. #define CONFIG_BOOTDELAY 0 /* autoboot after 0 seconds */
  41. #undef CONFIG_BOOTARGS
  42. #define CONFIG_EXTRA_ENV_SETTINGS \
  43. "mem_linux=14336k\0" \
  44. "optargs=panic=0\0" \
  45. "ramargs=setenv bootargs mem=$mem_linux root=/dev/ram rw\0" \
  46. "addcon=setenv bootargs $bootargs console=ttyS0,$baudrate $optargs\0" \
  47. ""
  48. #define CONFIG_BOOTCOMMAND "run ramargs;run addcon;loadpci"
  49. #define CONFIG_PREBOOT /* enable preboot variable */
  50. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  51. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  52. #define CONFIG_MII 1 /* MII PHY management */
  53. #define CONFIG_PHY_ADDR 0 /* PHY address */
  54. #define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
  55. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  56. CFG_CMD_PCI | \
  57. CFG_CMD_IRQ | \
  58. CFG_CMD_ELF | \
  59. CFG_CMD_DATE | \
  60. CFG_CMD_I2C | \
  61. CFG_CMD_BSP | \
  62. CFG_CMD_EEPROM )
  63. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  64. #include <cmd_confdefs.h>
  65. #undef CONFIG_WATCHDOG /* watchdog disabled */
  66. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  67. #define CONFIG_PRAM 2048 /* reserve 2 MB "protected RAM" */
  68. /*
  69. * Miscellaneous configurable options
  70. */
  71. #define CFG_LONGHELP /* undef to save memory */
  72. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  73. #define CFG_HUSH_PARSER /* use "hush" command parser */
  74. #ifdef CFG_HUSH_PARSER
  75. #define CFG_PROMPT_HUSH_PS2 "> "
  76. #endif
  77. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  78. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  79. #else
  80. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  81. #endif
  82. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  83. #define CFG_MAXARGS 16 /* max number of command args */
  84. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  85. #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
  86. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  87. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  88. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  89. #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
  90. #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
  91. #define CFG_BASE_BAUD 691200
  92. /* The following table includes the supported baudrates */
  93. #define CFG_BAUDRATE_TABLE \
  94. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  95. 57600, 115200, 230400, 460800, 921600 }
  96. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  97. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  98. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  99. #undef CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  100. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  101. /*-----------------------------------------------------------------------
  102. * PCI stuff
  103. *-----------------------------------------------------------------------
  104. */
  105. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  106. #define PCI_HOST_FORCE 1 /* configure as pci host */
  107. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  108. #define CONFIG_PCI /* include pci support */
  109. #define CONFIG_PCI_HOST PCI_HOST_ADAPTER /* select pci host function */
  110. #undef CONFIG_PCI_PNP /* no pci plug-and-play */
  111. /* resource configuration */
  112. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  113. #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  114. #define CFG_PCI_SUBSYS_DEVICEID 0x0407 /* PCI Device ID: PCI-405 */
  115. #define CFG_PCI_CLASSCODE 0x0280 /* PCI Class Code: Network/Other*/
  116. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  117. #define CFG_PCI_PTM1MS 0xff000001 /* 16MB, enable hard-wired to 1 */
  118. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  119. #if 0 /* test-only */
  120. #define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
  121. #define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
  122. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  123. #else
  124. #define CFG_PCI_PTM2LA 0xef600000 /* point to internal regs */
  125. #define CFG_PCI_PTM2MS 0xffe00001 /* 2MB, enable */
  126. #define CFG_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
  127. #endif
  128. /*-----------------------------------------------------------------------
  129. * Start addresses for the final memory configuration
  130. * (Set up by the startup code)
  131. * Please note that CFG_SDRAM_BASE _must_ start at 0
  132. */
  133. #define CFG_SDRAM_BASE 0x00000000
  134. #define CFG_FLASH_BASE 0xFFFD0000
  135. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  136. #define CFG_MONITOR_LEN (192 * 1024) /* Reserve 196 kB for Monitor */
  137. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  138. /*
  139. * For booting Linux, the board info and command line data
  140. * have to be in the first 8 MB of memory, since this is
  141. * the maximum mapped by the Linux kernel during initialization.
  142. */
  143. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  144. /*-----------------------------------------------------------------------
  145. * FLASH organization
  146. */
  147. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  148. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  149. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  150. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  151. #define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  152. #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  153. #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  154. /*
  155. * The following defines are added for buggy IOP480 byte interface.
  156. * All other boards should use the standard values (CPCI405 etc.)
  157. */
  158. #define CFG_FLASH_READ0 0x0000 /* 0 is standard */
  159. #define CFG_FLASH_READ1 0x0001 /* 1 is standard */
  160. #define CFG_FLASH_READ2 0x0002 /* 2 is standard */
  161. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  162. #if 0 /* Use NVRAM for environment variables */
  163. /*-----------------------------------------------------------------------
  164. * NVRAM organization
  165. */
  166. #define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
  167. #define CFG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
  168. #define CFG_ENV_ADDR \
  169. (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-(CFG_ENV_SIZE+8)) /* Env */
  170. #else /* Use EEPROM for environment variables */
  171. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  172. #define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
  173. #define CFG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars*/
  174. /* total size of a CAT24WC08 is 1024 bytes */
  175. #endif
  176. #define CFG_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
  177. #define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
  178. /*-----------------------------------------------------------------------
  179. * I2C EEPROM (CAT24WC16) for environment
  180. */
  181. #define CONFIG_HARD_I2C /* I2c with hardware support */
  182. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  183. #define CFG_I2C_SLAVE 0x7F
  184. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  185. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  186. /* mask of address bits that overflow into the "EEPROM chip address" */
  187. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  188. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  189. /* 16 byte page write mode using*/
  190. /* last 4 bits of the address */
  191. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  192. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  193. /*-----------------------------------------------------------------------
  194. * Cache Configuration
  195. */
  196. #define CFG_DCACHE_SIZE 8192 /* For IBM 405 CPUs */
  197. #define CFG_CACHELINE_SIZE 32 /* ... */
  198. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  199. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  200. #endif
  201. /*
  202. * Init Memory Controller:
  203. *
  204. * BR0/1 and OR0/1 (FLASH)
  205. */
  206. #define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */
  207. /*-----------------------------------------------------------------------
  208. * External Bus Controller (EBC) Setup
  209. */
  210. /* Memory Bank 0 (Flash Bank 0) initialization */
  211. #define CFG_EBC_PB0AP 0x92015480
  212. #define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  213. /* Memory Bank 1 (NVRAM/RTC) initialization */
  214. #define CFG_EBC_PB1AP 0x01005280 /* TWT=2,WBN=1,WBF=1,TH=1,SOR=1 */
  215. #define CFG_EBC_PB1CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
  216. /* Memory Bank 2 (CAN0, 1) initialization */
  217. #define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  218. /*#define CFG_EBC_PB2AP 0x038056C0 / * BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  219. #define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  220. /* Memory Bank 3 (FPGA internal) initialization */
  221. #define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  222. #define CFG_EBC_PB3CR 0xF041C000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=32bit */
  223. #define CFG_FPGA_BASE_ADDR 0xF0400000
  224. /*-----------------------------------------------------------------------
  225. * FPGA stuff
  226. */
  227. /* FPGA internal regs */
  228. #define CFG_FPGA_MODE 0x00
  229. #define CFG_FPGA_STATUS 0x02
  230. #define CFG_FPGA_TS 0x04
  231. #define CFG_FPGA_TS_LOW 0x06
  232. #define CFG_FPGA_TS_CAP0 0x10
  233. #define CFG_FPGA_TS_CAP0_LOW 0x12
  234. #define CFG_FPGA_TS_CAP1 0x14
  235. #define CFG_FPGA_TS_CAP1_LOW 0x16
  236. #define CFG_FPGA_TS_CAP2 0x18
  237. #define CFG_FPGA_TS_CAP2_LOW 0x1a
  238. #define CFG_FPGA_TS_CAP3 0x1c
  239. #define CFG_FPGA_TS_CAP3_LOW 0x1e
  240. /* FPGA Mode Reg */
  241. #define CFG_FPGA_MODE_CF_RESET 0x0001
  242. #define CFG_FPGA_MODE_TS_IRQ_ENABLE 0x0100
  243. #define CFG_FPGA_MODE_TS_IRQ_CLEAR 0x1000
  244. #define CFG_FPGA_MODE_TS_CLEAR 0x2000
  245. /* FPGA Status Reg */
  246. #define CFG_FPGA_STATUS_DIP0 0x0001
  247. #define CFG_FPGA_STATUS_DIP1 0x0002
  248. #define CFG_FPGA_STATUS_DIP2 0x0004
  249. #define CFG_FPGA_STATUS_FLASH 0x0008
  250. #define CFG_FPGA_STATUS_TS_IRQ 0x1000
  251. #define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
  252. #define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for XC2S15 */
  253. /* FPGA program pin configuration */
  254. #define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
  255. #define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
  256. #define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
  257. #define CFG_FPGA_INIT 0x00400000 /* FPGA init pin (ppc input) */
  258. #define CFG_FPGA_DONE 0x00800000 /* FPGA done pin (ppc input) */
  259. /* new INIT and DONE pins since board revision 1.2 (for PPC405GPr support) */
  260. #define CFG_FPGA_INIT_V12 0x00008000 /* FPGA init pin (ppc input) */
  261. #define CFG_FPGA_DONE_V12 0x00010000 /* FPGA done pin (ppc input) */
  262. /*-----------------------------------------------------------------------
  263. * Definitions for initial stack pointer and data area (in data cache)
  264. */
  265. #if 0 /* test-only */
  266. #define CFG_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
  267. #define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
  268. #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
  269. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  270. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  271. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  272. #else
  273. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  274. #define CFG_TEMP_STACK_OCM 1
  275. /* On Chip Memory location */
  276. #define CFG_OCM_DATA_ADDR 0xF8000000
  277. #define CFG_OCM_DATA_SIZE 0x1000
  278. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  279. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  280. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  281. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  282. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  283. #endif
  284. /*
  285. * Internal Definitions
  286. *
  287. * Boot Flags
  288. */
  289. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  290. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  291. #endif /* __CONFIG_H */