vme8349.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. /*
  2. * esd vme8349 U-Boot configuration file
  3. * Copyright (c) 2008, 2009 esd gmbh Hannover Germany
  4. *
  5. * (C) Copyright 2006
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * reinhard.arlt@esd-electronics.de
  9. * Based on the MPC8349EMDS config.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. /*
  30. * vme8349 board configuration file.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*
  35. * High Level Configuration Options
  36. */
  37. #define CONFIG_E300 1 /* E300 Family */
  38. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  39. #define CONFIG_MPC834x 1 /* MPC834x family */
  40. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  41. #define CONFIG_VME8349 1 /* ESD VME8349 board specific */
  42. #define CONFIG_PCI
  43. /* Don't enable PCI2 on vme834x - it doesn't exist physically. */
  44. #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
  45. #define PCI_66M
  46. #ifdef PCI_66M
  47. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  48. #else
  49. #define CONFIG_83XX_CLKIN 33000000 /* in Hz */
  50. #endif
  51. #ifndef CONFIG_SYS_CLK_FREQ
  52. #ifdef PCI_66M
  53. #define CONFIG_SYS_CLK_FREQ 66000000
  54. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
  55. #else
  56. #define CONFIG_SYS_CLK_FREQ 33000000
  57. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
  58. #endif
  59. #endif
  60. #define CONFIG_SYS_IMMR 0xE0000000
  61. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  62. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
  63. #define CONFIG_SYS_MEMTEST_END 0x00100000
  64. /*
  65. * DDR Setup
  66. */
  67. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  68. #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
  69. #undef CONFIG_SPD_EEPROM /* dont use SPD EEPROM for DDR setup*/
  70. #define CONFIG_SYS_83XX_DDR_USES_CS0 /* esd; Fsl board uses CS2/CS3 */
  71. /*
  72. * 32-bit data path mode.
  73. *
  74. * Please note that using this mode for devices with the real density of 64-bit
  75. * effectively reduces the amount of available memory due to the effect of
  76. * wrapping around while translating address to row/columns, for example in the
  77. * 256MB module the upper 128MB get aliased with contents of the lower
  78. * 128MB); normally this define should be used for devices with real 32-bit
  79. * data path.
  80. */
  81. #undef CONFIG_DDR_32BIT
  82. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is sys memory*/
  83. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  84. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  85. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
  86. DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
  87. #define CONFIG_DDR_2T_TIMING
  88. /*
  89. * Manually set up DDR parameters
  90. */
  91. #define CONFIG_SYS_DDR_SIZE 512 /* MB */
  92. #if (CONFIG_SYS_DDR_SIZE == 512)
  93. #define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | \
  94. CSCONFIG_COL_BIT_10 | \
  95. CSCONFIG_BANK_BIT_3)
  96. #endif
  97. /*
  98. * Manually set up DDR parameters
  99. */
  100. #define CONFIG_SYS_DDR_TIMING_0 0x00220802
  101. #define CONFIG_SYS_DDR_TIMING_1 0x39377322
  102. #define CONFIG_SYS_DDR_TIMING_2 0x2f9848ca /* P9-45, tuning? */
  103. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  104. #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuf,no DYN_PWR */
  105. #define CONFIG_SYS_DDR_MODE 0x07940242
  106. #define CONFIG_SYS_DDR_MODE2 0x00000000
  107. /* autocharge,no open page */
  108. #define CONFIG_SYS_DDR_INTERVAL 0x04060100
  109. #define CONFIG_SYS_DDR_SDRAM_CFG 0x63000000
  110. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x04061000
  111. /*
  112. * FLASH on the Local Bus
  113. */
  114. #define CONFIG_SYS_FLASH_CFI
  115. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  116. #define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH */
  117. #define CONFIG_SYS_FLASH_SIZE 128 /* flash size in MB */
  118. /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
  119. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
  120. (2 << BR_PS_SHIFT) | /* 32bit */ \
  121. BR_V) /* valid */
  122. #define CONFIG_SYS_OR0_PRELIM 0xF8006FF7 /* 128 MB flash size */
  123. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  124. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x8000001A /* 128 MB window size */
  125. #define CONFIG_SYS_BR1_PRELIM (0xf0000000 | 0x00001801)
  126. #define CONFIG_SYS_OR1_PRELIM (0xffff8000 | 0x00000200)
  127. #define CONFIG_SYS_LBLAWBAR1_PRELIM 0xf0000000
  128. #define CONFIG_SYS_LBLAWAR1_PRELIM (0x80000000 | 0x0000000e)
  129. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  130. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device*/
  131. #undef CONFIG_SYS_FLASH_CHECKSUM
  132. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase TO (ms) */
  133. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO (ms) */
  134. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  135. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  136. #define CONFIG_SYS_RAMBOOT
  137. #else
  138. #undef CONFIG_SYS_RAMBOOT
  139. #endif
  140. #define CONFIG_SYS_INIT_RAM_LOCK 1
  141. #define CONFIG_SYS_INIT_RAM_ADDR 0xF7000000 /* Initial RAM addr */
  142. #define CONFIG_SYS_INIT_RAM_END 0x1000 /* size */
  143. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* size init data */
  144. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - \
  145. CONFIG_SYS_GBL_DATA_SIZE)
  146. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  147. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB */
  148. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Malloc size */
  149. /*
  150. * Local Bus LCRR and LBCR regs
  151. * LCRR: DLL bypass, Clock divider is 4
  152. * External Local Bus rate is
  153. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  154. */
  155. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  156. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
  157. #define CONFIG_SYS_LBC_LBCR 0x00000000
  158. #undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
  159. /*
  160. * Serial Port
  161. */
  162. #define CONFIG_CONS_INDEX 1
  163. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  164. #define CONFIG_SYS_NS16550
  165. #define CONFIG_SYS_NS16550_SERIAL
  166. #define CONFIG_SYS_NS16550_REG_SIZE 1
  167. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  168. #define CONFIG_SYS_BAUDRATE_TABLE \
  169. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  170. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  171. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  172. #define CONFIG_CMDLINE_EDITING /* add command line history */
  173. /* Use the HUSH parser */
  174. #define CONFIG_SYS_HUSH_PARSER
  175. #ifdef CONFIG_SYS_HUSH_PARSER
  176. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  177. #endif
  178. /* pass open firmware flat tree */
  179. #define CONFIG_OF_LIBFDT
  180. #define CONFIG_OF_BOARD_SETUP
  181. #define CONFIG_OF_STDOUT_VIA_ALIAS
  182. /* I2C */
  183. #define CONFIG_I2C_MULTI_BUS
  184. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  185. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  186. #define CONFIG_FSL_I2C
  187. #define CONFIG_I2C_CMD_TREE
  188. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  189. #define CONFIG_SYS_I2C_SLAVE 0x7F
  190. #define CONFIG_SYS_I2C_NOPROBES {{0, 0x69}} /* Don't probe these addrs */
  191. #define CONFIG_SYS_I2C1_OFFSET 0x3000
  192. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  193. #define CONFIG_SYS_I2C_OFFSET CONFIG_SYS_I2C1_OFFSET
  194. /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
  195. #define CONFIG_SYS_I2C_8574_ADDR2 0x20 /* I2C1, PCF8574 */
  196. /* TSEC */
  197. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  198. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  199. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  200. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
  201. /*
  202. * General PCI
  203. * Addresses are mapped 1-1.
  204. */
  205. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  206. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  207. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  208. #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
  209. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  210. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  211. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  212. #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
  213. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  214. #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
  215. #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
  216. #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
  217. #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
  218. #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
  219. #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  220. #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
  221. #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
  222. #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
  223. #if defined(CONFIG_PCI)
  224. #define PCI_64BIT
  225. #define PCI_ONE_PCI1
  226. #if defined(PCI_64BIT)
  227. #undef PCI_ALL_PCI1
  228. #undef PCI_TWO_PCI1
  229. #undef PCI_ONE_PCI1
  230. #endif
  231. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  232. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  233. #define CONFIG_NET_MULTI
  234. #undef CONFIG_EEPRO100
  235. #undef CONFIG_TULIP
  236. #if !defined(CONFIG_PCI_PNP)
  237. #define PCI_ENET0_IOADDR 0xFIXME
  238. #define PCI_ENET0_MEMADDR 0xFIXME
  239. #define PCI_IDSEL_NUMBER 0xFIXME
  240. #endif
  241. #endif /* CONFIG_PCI */
  242. /*
  243. * TSEC configuration
  244. */
  245. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  246. #if defined(CONFIG_TSEC_ENET)
  247. #ifndef CONFIG_NET_MULTI
  248. #define CONFIG_NET_MULTI
  249. #endif
  250. #define CONFIG_GMII /* MII PHY management */
  251. #define CONFIG_TSEC1
  252. #define CONFIG_TSEC1_NAME "TSEC0"
  253. #define CONFIG_TSEC2
  254. #define CONFIG_TSEC2_NAME "TSEC1"
  255. #define CONFIG_PHY_M88E1111
  256. #define TSEC1_PHY_ADDR 0x08
  257. #define TSEC2_PHY_ADDR 0x10
  258. #define TSEC1_PHYIDX 0
  259. #define TSEC2_PHYIDX 0
  260. #define TSEC1_FLAGS TSEC_GIGABIT
  261. #define TSEC2_FLAGS TSEC_GIGABIT
  262. /* Options are: TSEC[0-1] */
  263. #define CONFIG_ETHPRIME "TSEC0"
  264. #endif /* CONFIG_TSEC_ENET */
  265. /*
  266. * Environment
  267. */
  268. #ifndef CONFIG_SYS_RAMBOOT
  269. #define CONFIG_ENV_IS_IN_FLASH
  270. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0xc0000)
  271. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  272. #define CONFIG_ENV_SIZE 0x2000
  273. /* Address and size of Redundant Environment Sector */
  274. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  275. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  276. #else
  277. #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
  278. #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
  279. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  280. #define CONFIG_ENV_SIZE 0x2000
  281. #endif
  282. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  283. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  284. /*
  285. * BOOTP options
  286. */
  287. #define CONFIG_BOOTP_BOOTFILESIZE
  288. #define CONFIG_BOOTP_BOOTPATH
  289. #define CONFIG_BOOTP_GATEWAY
  290. #define CONFIG_BOOTP_HOSTNAME
  291. /*
  292. * Command line configuration.
  293. */
  294. #include <config_cmd_default.h>
  295. #define CONFIG_CMD_I2C
  296. #define CONFIG_CMD_MII
  297. #define CONFIG_CMD_PING
  298. #define CONFIG_CMD_DATE
  299. #define CONFIG_SYS_RTC_BUS_NUM 0x01
  300. #define CONFIG_SYS_I2C_RTC_ADDR 0x32
  301. #define CONFIG_RTC_RX8025
  302. #define CONFIG_CMD_TSI148
  303. #if defined(CONFIG_PCI)
  304. #define CONFIG_CMD_PCI
  305. #endif
  306. #if defined(CONFIG_SYS_RAMBOOT)
  307. #undef CONFIG_CMD_ENV
  308. #undef CONFIG_CMD_LOADS
  309. #endif
  310. #define CONFIG_CMD_ELF
  311. /* Pass Ethernet MAC to VxWorks */
  312. #define CONFIG_SYS_VXWORKS_MAC_PTR 0x000043f0
  313. #undef CONFIG_WATCHDOG /* watchdog disabled */
  314. /*
  315. * Miscellaneous configurable options
  316. */
  317. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  318. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  319. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  320. #if defined(CONFIG_CMD_KGDB)
  321. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  322. #else
  323. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  324. #endif
  325. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  326. #define CONFIG_SYS_MAXARGS 16 /* max num of command args */
  327. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buf Size */
  328. #define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */
  329. /*
  330. * For booting Linux, the board info and command line data
  331. * have to be in the first 8 MB of memory, since this is
  332. * the maximum mapped by the Linux kernel during initialization.
  333. */
  334. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Init Memory map for Linux*/
  335. #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  336. #define CONFIG_SYS_HRCW_LOW (\
  337. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  338. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  339. HRCWL_CSB_TO_CLKIN |\
  340. HRCWL_VCO_1X2 |\
  341. HRCWL_CORE_TO_CSB_2X1)
  342. #if defined(PCI_64BIT)
  343. #define CONFIG_SYS_HRCW_HIGH (\
  344. HRCWH_PCI_HOST |\
  345. HRCWH_64_BIT_PCI |\
  346. HRCWH_PCI1_ARBITER_ENABLE |\
  347. HRCWH_PCI2_ARBITER_DISABLE |\
  348. HRCWH_CORE_ENABLE |\
  349. HRCWH_FROM_0X00000100 |\
  350. HRCWH_BOOTSEQ_DISABLE |\
  351. HRCWH_SW_WATCHDOG_DISABLE |\
  352. HRCWH_ROM_LOC_LOCAL_16BIT |\
  353. HRCWH_TSEC1M_IN_GMII |\
  354. HRCWH_TSEC2M_IN_GMII)
  355. #else
  356. #define CONFIG_SYS_HRCW_HIGH (\
  357. HRCWH_PCI_HOST |\
  358. HRCWH_32_BIT_PCI |\
  359. HRCWH_PCI1_ARBITER_ENABLE |\
  360. HRCWH_PCI2_ARBITER_ENABLE |\
  361. HRCWH_CORE_ENABLE |\
  362. HRCWH_FROM_0X00000100 |\
  363. HRCWH_BOOTSEQ_DISABLE |\
  364. HRCWH_SW_WATCHDOG_DISABLE |\
  365. HRCWH_ROM_LOC_LOCAL_16BIT |\
  366. HRCWH_TSEC1M_IN_GMII |\
  367. HRCWH_TSEC2M_IN_GMII)
  368. #endif
  369. /* System IO Config */
  370. #define CONFIG_SYS_SICRH 0
  371. #define CONFIG_SYS_SICRL SICRL_LDP_A
  372. #define CONFIG_SYS_HID0_INIT 0x000000000
  373. #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  374. #define CONFIG_SYS_HID2 HID2_HBE
  375. #define CONFIG_SYS_GPIO1_PRELIM
  376. #define CONFIG_SYS_GPIO1_DIR 0x00100000
  377. #define CONFIG_SYS_GPIO1_DAT 0x00100000
  378. #define CONFIG_SYS_GPIO2_PRELIM
  379. #define CONFIG_SYS_GPIO2_DIR 0x78900000
  380. #define CONFIG_SYS_GPIO2_DAT 0x70100000
  381. #define CONFIG_HIGH_BATS /* High BATs supported */
  382. /* DDR @ 0x00000000 */
  383. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | \
  384. BATL_MEMCOHERENCE)
  385. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | \
  386. BATU_VS | BATU_VP)
  387. /* PCI @ 0x80000000 */
  388. #ifdef CONFIG_PCI
  389. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | \
  390. BATL_MEMCOHERENCE)
  391. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | \
  392. BATU_VS | BATU_VP)
  393. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | \
  394. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  395. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | \
  396. BATU_VS | BATU_VP)
  397. #else
  398. #define CONFIG_SYS_IBAT1L (0)
  399. #define CONFIG_SYS_IBAT1U (0)
  400. #define CONFIG_SYS_IBAT2L (0)
  401. #define CONFIG_SYS_IBAT2U (0)
  402. #endif
  403. #ifdef CONFIG_MPC83XX_PCI2
  404. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | \
  405. BATL_MEMCOHERENCE)
  406. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | \
  407. BATU_VS | BATU_VP)
  408. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | \
  409. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  410. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | \
  411. BATU_VS | BATU_VP)
  412. #else
  413. #define CONFIG_SYS_IBAT3L (0)
  414. #define CONFIG_SYS_IBAT3U (0)
  415. #define CONFIG_SYS_IBAT4L (0)
  416. #define CONFIG_SYS_IBAT4U (0)
  417. #endif
  418. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
  419. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | \
  420. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  421. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | \
  422. BATU_VS | BATU_VP)
  423. #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
  424. #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  425. #if (CONFIG_SYS_DDR_SIZE == 512)
  426. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
  427. BATL_PP_10 | BATL_MEMCOHERENCE)
  428. #define CONFIG_SYS_IBAT7U (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
  429. BATU_BL_256M | BATU_VS | BATU_VP)
  430. #else
  431. #define CONFIG_SYS_IBAT7L (0)
  432. #define CONFIG_SYS_IBAT7U (0)
  433. #endif
  434. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  435. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  436. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  437. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  438. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  439. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  440. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  441. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  442. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  443. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  444. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  445. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  446. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  447. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  448. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  449. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  450. /*
  451. * Internal Definitions
  452. *
  453. * Boot Flags
  454. */
  455. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  456. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  457. #if defined(CONFIG_CMD_KGDB)
  458. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  459. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  460. #endif
  461. /*
  462. * Environment Configuration
  463. */
  464. #define CONFIG_ENV_OVERWRITE
  465. #if defined(CONFIG_TSEC_ENET)
  466. #define CONFIG_HAS_ETH0
  467. #define CONFIG_HAS_ETH1
  468. #endif
  469. #define CONFIG_HOSTNAME VME8349
  470. #define CONFIG_ROOTPATH /tftpboot/rootfs
  471. #define CONFIG_BOOTFILE uImage
  472. #define CONFIG_LOADADDR 800000 /* def location for tftp and bootm */
  473. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  474. #undef CONFIG_BOOTARGS /* boot command will set bootargs */
  475. #define CONFIG_BAUDRATE 115200
  476. #define CONFIG_EXTRA_ENV_SETTINGS \
  477. "netdev=eth0\0" \
  478. "hostname=vme8349\0" \
  479. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  480. "nfsroot=${serverip}:${rootpath}\0" \
  481. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  482. "addip=setenv bootargs ${bootargs} " \
  483. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  484. ":${hostname}:${netdev}:off panic=1\0" \
  485. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  486. "flash_nfs=run nfsargs addip addtty;" \
  487. "bootm ${kernel_addr}\0" \
  488. "flash_self=run ramargs addip addtty;" \
  489. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  490. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  491. "bootm\0" \
  492. "load=tftp 100000 /tftpboot/bdi2000/vme8349.bin\0" \
  493. "update=protect off fff00000 fff3ffff; " \
  494. "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
  495. "upd=run load update\0" \
  496. "fdtaddr=780000\0" \
  497. "fdtfile=vme8349.dtb\0" \
  498. ""
  499. #define CONFIG_NFSBOOTCOMMAND \
  500. "setenv bootargs root=/dev/nfs rw " \
  501. "nfsroot=$serverip:$rootpath " \
  502. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  503. "console=$consoledev,$baudrate $othbootargs;" \
  504. "tftp $loadaddr $bootfile;" \
  505. "tftp $fdtaddr $fdtfile;" \
  506. "bootm $loadaddr - $fdtaddr"
  507. #define CONFIG_RAMBOOTCOMMAND \
  508. "setenv bootargs root=/dev/ram rw " \
  509. "console=$consoledev,$baudrate $othbootargs;" \
  510. "tftp $ramdiskaddr $ramdiskfile;" \
  511. "tftp $loadaddr $bootfile;" \
  512. "tftp $fdtaddr $fdtfile;" \
  513. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  514. #define CONFIG_BOOTCOMMAND "run flash_self"
  515. #endif /* __CONFIG_H */