P1_P2_RDB.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555
  1. /*
  2. * Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * P1 P2 RDB board configuration file
  24. * This file is intended to address a set of Low End and Ultra Low End
  25. * Freescale SOCs of QorIQ series(RDB platforms).
  26. * Currently only P2020RDB
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /* High Level Configuration Options */
  31. #define CONFIG_BOOKE 1 /* BOOKE */
  32. #define CONFIG_E500 1 /* BOOKE e500 family */
  33. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/P1020/P2020,etc*/
  34. #define CONFIG_FSL_ELBC 1 /* Enable eLBC Support */
  35. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  36. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  37. #define CONFIG_ENV_OVERWRITE
  38. #ifndef __ASSEMBLY__
  39. extern unsigned long get_board_sys_clk(unsigned long dummy);
  40. #endif
  41. #define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on P1_P2 RDB */
  42. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /*sysclk for P1_P2 RDB */
  43. #if defined(CONFIG_P2020) || defined(CONFIG_P1020)
  44. #define CONFIG_MP
  45. #endif
  46. /*
  47. * These can be toggled for performance analysis, otherwise use default.
  48. */
  49. #define CONFIG_L2_CACHE /* toggle L2 cache */
  50. #define CONFIG_BTB /* toggle branch predition */
  51. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  52. #define CONFIG_ENABLE_36BIT_PHYS 1
  53. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
  54. #define CONFIG_SYS_MEMTEST_END 0x1fffffff
  55. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  56. /*
  57. * Base addresses -- Note these are effective addresses where the
  58. * actual resources get mapped (not physical addresses)
  59. */
  60. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  61. #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
  62. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of */
  63. /* CCSRBAR */
  64. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses */
  65. /* CONFIG_SYS_IMMR */
  66. #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
  67. #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
  68. /* DDR Setup */
  69. #define CONFIG_FSL_DDR2
  70. #undef CONFIG_FSL_DDR_INTERACTIVE
  71. #undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  72. #undef CONFIG_DDR_DLL
  73. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  74. #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR size on P1_P2 RDBs */
  75. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  76. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  77. #define CONFIG_NUM_DDR_CONTROLLERS 1
  78. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  79. #define CONFIG_CHIP_SELECTS_PER_CTRL 1
  80. #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
  81. #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
  82. #define CONFIG_SYS_DDR_SBE 0x00FF0000
  83. #define CONFIG_SYS_DDR_TLB_START 9
  84. /*
  85. * Memory map
  86. *
  87. * 0x0000_0000 0x3fff_ffff DDR 1G cacheablen
  88. * 0xa000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
  89. * 0xffc2_0000 0xffc5_ffff PCI IO range 256K non-cacheable
  90. *
  91. * Localbus cacheable (TBD)
  92. * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
  93. *
  94. * Localbus non-cacheable
  95. * 0xef00_0000 0xefff_ffff FLASH 16M non-cacheable
  96. * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
  97. * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable
  98. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  99. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  100. */
  101. /*
  102. * Local Bus Definitions
  103. */
  104. #define CONFIG_SYS_FLASH_BASE 0xef000000 /* start of FLASH 16M */
  105. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  106. #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  107. BR_PS_16 | BR_V)
  108. #define CONFIG_FLASH_OR_PRELIM 0xff000ff7
  109. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  110. #define CONFIG_SYS_FLASH_QUIET_TEST
  111. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  112. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  113. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
  114. #undef CONFIG_SYS_FLASH_CHECKSUM
  115. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  116. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  117. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  118. #define CONFIG_FLASH_CFI_DRIVER
  119. #define CONFIG_SYS_FLASH_CFI
  120. #define CONFIG_SYS_FLASH_EMPTY_INFO
  121. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  122. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  123. #define CONFIG_SYS_INIT_RAM_LOCK 1
  124. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
  125. #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
  126. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  127. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END \
  128. - CONFIG_SYS_GBL_DATA_SIZE)
  129. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  130. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon*/
  131. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
  132. #define CONFIG_SYS_NAND_BASE 0xffa00000
  133. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  134. #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
  135. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  136. #define NAND_MAX_CHIPS 1
  137. #define CONFIG_MTD_NAND_VERIFY_WRITE
  138. #define CONFIG_CMD_NAND 1
  139. #define CONFIG_NAND_FSL_ELBC 1
  140. #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
  141. /* NAND flash config */
  142. #define CONFIG_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
  143. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  144. | BR_PS_8 /* Port Size = 8 bit */ \
  145. | BR_MS_FCM /* MSEL = FCM */ \
  146. | BR_V) /* valid */
  147. #define CONFIG_NAND_OR_PRELIM (0xFFF80000 /* length 32K */ \
  148. | OR_FCM_CSCT \
  149. | OR_FCM_CST \
  150. | OR_FCM_CHT \
  151. | OR_FCM_SCY_1 \
  152. | OR_FCM_TRLX \
  153. | OR_FCM_EHTR)
  154. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  155. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  156. #define CONFIG_SYS_BR1_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
  157. #define CONFIG_SYS_OR1_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  158. #define CONFIG_SYS_VSC7385_BASE 0xffb00000
  159. #define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
  160. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE | BR_PS_8 | BR_V)
  161. #define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
  162. OR_GPCM_SCY_15 | OR_GPCM_SETA | OR_GPCM_TRLX | \
  163. OR_GPCM_EHTR | OR_GPCM_EAD)
  164. /* Serial Port - controlled on board with jumper J8
  165. * open - index 2
  166. * shorted - index 1
  167. */
  168. #define CONFIG_CONS_INDEX 1
  169. //#define CONFIG_CONS_INDEX 2
  170. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  171. #define CONFIG_SYS_NS16550
  172. #define CONFIG_SYS_NS16550_SERIAL
  173. #define CONFIG_SYS_NS16550_REG_SIZE 1
  174. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  175. #define CONFIG_SERIAL_MULTI 1 /* Enable both serial ports */
  176. #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
  177. #define CONFIG_SYS_BAUDRATE_TABLE \
  178. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  179. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  180. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  181. /* Use the HUSH parser */
  182. #define CONFIG_SYS_HUSH_PARSER
  183. #ifdef CONFIG_SYS_HUSH_PARSER
  184. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  185. #endif
  186. /*
  187. * Pass open firmware flat tree
  188. */
  189. #define CONFIG_OF_LIBFDT 1
  190. #define CONFIG_OF_BOARD_SETUP 1
  191. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  192. #define CONFIG_SYS_64BIT_VSPRINTF 1
  193. #define CONFIG_SYS_64BIT_STRTOUL 1
  194. /* new uImage format support */
  195. #define CONFIG_FIT 1
  196. #define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
  197. /* I2C */
  198. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  199. #define CONFIG_HARD_I2C /* I2C with hardware support */
  200. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  201. #define CONFIG_I2C_MULTI_BUS
  202. #define CONFIG_I2C_CMD_TREE
  203. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address*/
  204. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  205. #define CONFIG_SYS_I2C_SLAVE 0x7F
  206. #define CONFIG_SYS_I2C_NOPROBES {{0,0x29}} /* Don't probe these addrs */
  207. #define CONFIG_SYS_I2C_OFFSET 0x3000
  208. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  209. /*
  210. * I2C2 EEPROM
  211. */
  212. #define CONFIG_ID_EEPROM
  213. #ifdef CONFIG_ID_EEPROM
  214. #define CONFIG_SYS_I2C_EEPROM_NXID
  215. #endif
  216. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  217. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  218. #define CONFIG_SYS_EEPROM_BUS_NUM 1
  219. #define CONFIG_RTC_DS1337
  220. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  221. /*
  222. * General PCI
  223. * Memory space is mapped 1-1, but I/O space must start from 0.
  224. */
  225. /* controller 2, Slot 2, tgtid 2, Base address 9000 */
  226. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  227. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  228. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  229. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  230. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
  231. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  232. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
  233. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  234. /* controller 1, Slot 1, tgtid 1, Base address a000 */
  235. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
  236. #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
  237. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
  238. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  239. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc30000
  240. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  241. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc30000
  242. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  243. #if defined(CONFIG_PCI)
  244. #define CONFIG_NET_MULTI
  245. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  246. #undef CONFIG_EEPRO100
  247. #undef CONFIG_TULIP
  248. #undef CONFIG_RTL8139
  249. #ifdef CONFIG_RTL8139
  250. /* This macro is used by RTL8139 but not defined in PPC architecture */
  251. #define KSEG1ADDR(x) (x)
  252. #define _IO_BASE 0x00000000
  253. #endif
  254. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  255. #define CONFIG_DOS_PARTITION
  256. #endif /* CONFIG_PCI */
  257. #if defined(CONFIG_TSEC_ENET)
  258. #ifndef CONFIG_NET_MULTI
  259. #define CONFIG_NET_MULTI 1
  260. #endif
  261. #define CONFIG_MII 1 /* MII PHY management */
  262. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  263. #define CONFIG_TSEC1 1
  264. #define CONFIG_TSEC1_NAME "eTSEC1"
  265. #define CONFIG_TSEC2 1
  266. #define CONFIG_TSEC2_NAME "eTSEC2"
  267. #define CONFIG_TSEC3 1
  268. #define CONFIG_TSEC3_NAME "eTSEC3"
  269. #define TSEC1_PHY_ADDR 2
  270. #define TSEC2_PHY_ADDR 0
  271. #define TSEC3_PHY_ADDR 1
  272. #define CONFIG_VSC7385_ENET
  273. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  274. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  275. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  276. #define TSEC1_PHYIDX 0
  277. #define TSEC2_PHYIDX 0
  278. #define TSEC3_PHYIDX 0
  279. /* Vitesse 7385 */
  280. #ifdef CONFIG_VSC7385_ENET
  281. /* The size of the VSC7385 firmware image */
  282. #define CONFIG_VSC7385_IMAGE_SIZE 8192
  283. #endif
  284. #define CONFIG_ETHPRIME "eTSEC1"
  285. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  286. #endif /* CONFIG_TSEC_ENET */
  287. /*
  288. * Environment
  289. */
  290. #define CONFIG_ENV_IS_IN_FLASH 1
  291. #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
  292. #define CONFIG_ENV_ADDR 0xfff80000
  293. #else
  294. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  295. #endif
  296. #define CONFIG_ENV_SIZE 0x2000
  297. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  298. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  299. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  300. /*
  301. * Command line configuration.
  302. */
  303. #include <config_cmd_default.h>
  304. #define CONFIG_CMD_DATE
  305. #define CONFIG_CMD_ELF
  306. #define CONFIG_CMD_I2C
  307. #define CONFIG_CMD_IRQ
  308. #define CONFIG_CMD_MII
  309. #define CONFIG_CMD_PING
  310. #define CONFIG_CMD_SETEXPR
  311. #if defined(CONFIG_PCI)
  312. #define CONFIG_CMD_NET
  313. #define CONFIG_CMD_PCI
  314. #endif
  315. #undef CONFIG_WATCHDOG /* watchdog disabled */
  316. #define CONFIG_MMC 1
  317. #ifdef CONFIG_MMC
  318. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  319. #define CONFIG_CMD_MMC
  320. #define CONFIG_DOS_PARTITION
  321. #define CONFIG_FSL_ESDHC
  322. #define CONFIG_GENERIC_MMC
  323. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  324. #ifdef CONFIG_P2020
  325. #define CONFIG_SYS_FSL_ESDHC_USE_PIO /* P2020 eSDHC DMA is not functional*/
  326. #endif
  327. #endif
  328. #define CONFIG_USB_EHCI
  329. #ifdef CONFIG_USB_EHCI
  330. #define CONFIG_CMD_USB
  331. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  332. #define CONFIG_USB_EHCI_FSL
  333. #define CONFIG_USB_STORAGE
  334. #endif
  335. #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
  336. #define CONFIG_CMD_EXT2
  337. #define CONFIG_CMD_FAT
  338. #define CONFIG_DOS_PARTITION
  339. #endif
  340. /*
  341. * Miscellaneous configurable options
  342. */
  343. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  344. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  345. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  346. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  347. #if defined(CONFIG_CMD_KGDB)
  348. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  349. #else
  350. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  351. #endif
  352. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  353. /* Print Buffer Size */
  354. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  355. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
  356. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  357. /*
  358. * For booting Linux, the board info and command line data
  359. * have to be in the first 16 MB of memory, since this is
  360. * the maximum mapped by the Linux kernel during initialization.
  361. */
  362. #define CONFIG_SYS_BOOTMAPSZ (16 << 20)/* Initial Memory map for Linux*/
  363. /*
  364. * Internal Definitions
  365. *
  366. * Boot Flags
  367. */
  368. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  369. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  370. #if defined(CONFIG_CMD_KGDB)
  371. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  372. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  373. #endif
  374. /*
  375. * Environment Configuration
  376. */
  377. #if defined(CONFIG_TSEC_ENET)
  378. #define CONFIG_HAS_ETH0
  379. #define CONFIG_HAS_ETH1
  380. #define CONFIG_HAS_ETH2
  381. #endif
  382. #define CONFIG_HOSTNAME P2020RDB
  383. #define CONFIG_ROOTPATH /opt/nfsroot
  384. #define CONFIG_BOOTFILE uImage
  385. #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
  386. /* default location for tftp and bootm */
  387. #define CONFIG_LOADADDR 1000000
  388. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  389. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  390. #define CONFIG_BAUDRATE 115200
  391. #define CONFIG_EXTRA_ENV_SETTINGS \
  392. "netdev=eth0\0" \
  393. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  394. "loadaddr=1000000\0" \
  395. "bootfile=uImage\0" \
  396. "tftpflash=tftpboot $loadaddr $uboot; " \
  397. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  398. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  399. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  400. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  401. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  402. "consoledev=ttyS0\0" \
  403. "ramdiskaddr=2000000\0" \
  404. "ramdiskfile=rootfs.ext2.gz.uboot\0" \
  405. "fdtaddr=c00000\0" \
  406. "fdtfile=p2020rdb.dtb\0" \
  407. "bdev=sda1\0" \
  408. "jffs2nor=mtdblock3\0" \
  409. "norbootaddr=ef080000\0" \
  410. "norfdtaddr=ef040000\0" \
  411. "jffs2nand=mtdblock9\0" \
  412. "nandbootaddr=100000\0" \
  413. "nandfdtaddr=80000\0" \
  414. "nandimgsize=400000\0" \
  415. "nandfdtsize=80000\0" \
  416. "usb_phy_type=ulpi\0" \
  417. "vscfw_addr=ef000000\0" \
  418. "othbootargs=ramdisk_size=600000\0" \
  419. "usbfatboot=setenv bootargs root=/dev/ram rw " \
  420. "console=$consoledev,$baudrate $othbootargs; " \
  421. "usb start;" \
  422. "fatload usb 0:2 $loadaddr $bootfile;" \
  423. "fatload usb 0:2 $fdtaddr $fdtfile;" \
  424. "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
  425. "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
  426. "usbext2boot=setenv bootargs root=/dev/ram rw " \
  427. "console=$consoledev,$baudrate $othbootargs; " \
  428. "usb start;" \
  429. "ext2load usb 0:4 $loadaddr $bootfile;" \
  430. "ext2load usb 0:4 $fdtaddr $fdtfile;" \
  431. "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
  432. "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
  433. "norboot=setenv bootargs root=/dev/$jffs2nor rw " \
  434. "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
  435. "bootm $norbootaddr - $norfdtaddr\0" \
  436. "nandboot=setenv bootargs root=/dev/$jffs2nand rw rootfstype=jffs2 " \
  437. "console=$consoledev,$baudrate $othbootargs;" \
  438. "nand read 2000000 $nandbootaddr $nandimgsize;" \
  439. "nand read 3000000 $nandfdtaddr $nandfdtsize;" \
  440. "bootm 2000000 - 3000000;\0"
  441. #define CONFIG_NFSBOOTCOMMAND \
  442. "setenv bootargs root=/dev/nfs rw " \
  443. "nfsroot=$serverip:$rootpath " \
  444. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  445. "console=$consoledev,$baudrate $othbootargs;" \
  446. "tftp $loadaddr $bootfile;" \
  447. "tftp $fdtaddr $fdtfile;" \
  448. "bootm $loadaddr - $fdtaddr"
  449. #define CONFIG_HDBOOT \
  450. "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
  451. "console=$consoledev,$baudrate $othbootargs;" \
  452. "usb start;" \
  453. "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
  454. "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
  455. "bootm $loadaddr - $fdtaddr"
  456. #define CONFIG_RAMBOOTCOMMAND \
  457. "setenv bootargs root=/dev/ram rw " \
  458. "console=$consoledev,$baudrate $othbootargs; " \
  459. "tftp $ramdiskaddr $ramdiskfile;" \
  460. "tftp $loadaddr $bootfile;" \
  461. "tftp $fdtaddr $fdtfile;" \
  462. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  463. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  464. #endif /* __CONFIG_H */