cpci405.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <command.h>
  26. #include <malloc.h>
  27. /* ------------------------------------------------------------------------- */
  28. extern int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[]); /*cmd_boot.c*/
  29. #if 0
  30. #define FPGA_DEBUG
  31. #endif
  32. /* fpga configuration data - generated by bin2cc */
  33. const unsigned char fpgadata[] =
  34. {
  35. #ifdef CONFIG_CPCI405_VER2
  36. # ifdef CONFIG_CPCI405AB
  37. # include "fpgadata_cpci405ab.c"
  38. # else
  39. # include "fpgadata_cpci4052.c"
  40. # endif
  41. #else
  42. # include "fpgadata_cpci405.c"
  43. #endif
  44. };
  45. /*
  46. * include common fpga code (for esd boards)
  47. */
  48. #include "../common/fpga.c"
  49. /* Prototypes */
  50. int cpci405_version(void);
  51. int gunzip(void *, int, unsigned char *, unsigned long *);
  52. int board_early_init_f (void)
  53. {
  54. #ifndef CONFIG_CPCI405_VER2
  55. int index, len, i;
  56. int status;
  57. #endif
  58. #ifdef FPGA_DEBUG
  59. DECLARE_GLOBAL_DATA_PTR;
  60. /* set up serial port with default baudrate */
  61. (void) get_clocks ();
  62. gd->baudrate = CONFIG_BAUDRATE;
  63. serial_init ();
  64. console_init_f();
  65. #endif
  66. /*
  67. * First pull fpga-prg pin low, to disable fpga logic (on version 2 board)
  68. */
  69. out32(GPIO0_ODR, 0x00000000); /* no open drain pins */
  70. out32(GPIO0_TCR, CFG_FPGA_PRG); /* setup for output */
  71. out32(GPIO0_OR, CFG_FPGA_PRG); /* set output pins to high */
  72. out32(GPIO0_OR, 0); /* pull prg low */
  73. /*
  74. * Boot onboard FPGA
  75. */
  76. #ifndef CONFIG_CPCI405_VER2
  77. if (cpci405_version() == 1) {
  78. status = fpga_boot((unsigned char *)fpgadata, sizeof(fpgadata));
  79. if (status != 0) {
  80. /* booting FPGA failed */
  81. #ifndef FPGA_DEBUG
  82. DECLARE_GLOBAL_DATA_PTR;
  83. /* set up serial port with default baudrate */
  84. (void) get_clocks ();
  85. gd->baudrate = CONFIG_BAUDRATE;
  86. serial_init ();
  87. console_init_f();
  88. #endif
  89. printf("\nFPGA: Booting failed ");
  90. switch (status) {
  91. case ERROR_FPGA_PRG_INIT_LOW:
  92. printf("(Timeout: INIT not low after asserting PROGRAM*)\n ");
  93. break;
  94. case ERROR_FPGA_PRG_INIT_HIGH:
  95. printf("(Timeout: INIT not high after deasserting PROGRAM*)\n ");
  96. break;
  97. case ERROR_FPGA_PRG_DONE:
  98. printf("(Timeout: DONE not high after programming FPGA)\n ");
  99. break;
  100. }
  101. /* display infos on fpgaimage */
  102. index = 15;
  103. for (i=0; i<4; i++) {
  104. len = fpgadata[index];
  105. printf("FPGA: %s\n", &(fpgadata[index+1]));
  106. index += len+3;
  107. }
  108. putc ('\n');
  109. /* delayed reboot */
  110. for (i=20; i>0; i--) {
  111. printf("Rebooting in %2d seconds \r",i);
  112. for (index=0;index<1000;index++)
  113. udelay(1000);
  114. }
  115. putc ('\n');
  116. do_reset(NULL, 0, 0, NULL);
  117. }
  118. }
  119. #endif /* !CONFIG_CPCI405_VER2 */
  120. /*
  121. * IRQ 0-15 405GP internally generated; active high; level sensitive
  122. * IRQ 16 405GP internally generated; active low; level sensitive
  123. * IRQ 17-24 RESERVED
  124. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  125. * IRQ 26 (EXT IRQ 1) CAN1 (+FPGA on CPCI4052) ; active low; level sensitive
  126. * IRQ 27 (EXT IRQ 2) PCI SLOT 0; active low; level sensitive
  127. * IRQ 28 (EXT IRQ 3) PCI SLOT 1; active low; level sensitive
  128. * IRQ 29 (EXT IRQ 4) PCI SLOT 2; active low; level sensitive
  129. * IRQ 30 (EXT IRQ 5) PCI SLOT 3; active low; level sensitive
  130. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  131. */
  132. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  133. mtdcr(uicer, 0x00000000); /* disable all ints */
  134. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  135. if (cpci405_version() == 3) {
  136. mtdcr(uicpr, 0xFFFFFF99); /* set int polarities */
  137. } else {
  138. mtdcr(uicpr, 0xFFFFFF81); /* set int polarities */
  139. }
  140. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  141. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
  142. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  143. return 0;
  144. }
  145. /* ------------------------------------------------------------------------- */
  146. int ctermm2(void)
  147. {
  148. #ifdef CONFIG_CPCI405_VER2
  149. return 0; /* no, board is cpci405 */
  150. #else
  151. if ((*(unsigned char *)0xf0000400 == 0x00) &&
  152. (*(unsigned char *)0xf0000401 == 0x01))
  153. return 0; /* no, board is cpci405 */
  154. else
  155. return -1; /* yes, board is cterm-m2 */
  156. #endif
  157. }
  158. int cpci405_host(void)
  159. {
  160. if (mfdcr(strap) & PSR_PCI_ARBIT_EN)
  161. return -1; /* yes, board is cpci405 host */
  162. else
  163. return 0; /* no, board is cpci405 adapter */
  164. }
  165. int cpci405_version(void)
  166. {
  167. unsigned long cntrl0Reg;
  168. unsigned long value;
  169. /*
  170. * Setup GPIO pins (CS2/GPIO11 and CS3/GPIO12 as GPIO)
  171. */
  172. cntrl0Reg = mfdcr(cntrl0);
  173. mtdcr(cntrl0, cntrl0Reg | 0x03000000);
  174. out32(GPIO0_ODR, in32(GPIO0_ODR) & ~0x00180000);
  175. out32(GPIO0_TCR, in32(GPIO0_TCR) & ~0x00180000);
  176. udelay(1000); /* wait some time before reading input */
  177. value = in32(GPIO0_IR) & 0x00180000; /* get config bits */
  178. /*
  179. * Restore GPIO settings
  180. */
  181. mtdcr(cntrl0, cntrl0Reg);
  182. switch (value) {
  183. case 0x00180000:
  184. /* CS2==1 && CS3==1 -> version 1 */
  185. return 1;
  186. case 0x00080000:
  187. /* CS2==0 && CS3==1 -> version 2 */
  188. return 2;
  189. case 0x00100000:
  190. /* CS2==1 && CS3==0 -> version 3 */
  191. return 3;
  192. case 0x00000000:
  193. /* CS2==0 && CS3==0 -> version 4 */
  194. return 4;
  195. default:
  196. /* should not be reached! */
  197. return 2;
  198. }
  199. }
  200. int misc_init_f (void)
  201. {
  202. return 0; /* dummy implementation */
  203. }
  204. int misc_init_r (void)
  205. {
  206. DECLARE_GLOBAL_DATA_PTR;
  207. bd_t *bd = gd->bd;
  208. char * tmp; /* Temporary char pointer */
  209. unsigned long cntrl0Reg;
  210. #ifdef CONFIG_CPCI405_VER2
  211. unsigned char *dst;
  212. ulong len = sizeof(fpgadata);
  213. int status;
  214. int index;
  215. int i;
  216. /*
  217. * On CPCI-405 version 2 the environment is saved in eeprom!
  218. * FPGA can be gzip compressed (malloc) and booted this late.
  219. */
  220. if (cpci405_version() >= 2) {
  221. /*
  222. * Setup GPIO pins (CS6+CS7 as GPIO)
  223. */
  224. cntrl0Reg = mfdcr(cntrl0);
  225. mtdcr(cntrl0, cntrl0Reg | 0x00300000);
  226. dst = malloc(CFG_FPGA_MAX_SIZE);
  227. if (gunzip (dst, CFG_FPGA_MAX_SIZE, (uchar *)fpgadata, &len) != 0) {
  228. printf ("GUNZIP ERROR - must RESET board to recover\n");
  229. do_reset (NULL, 0, 0, NULL);
  230. }
  231. status = fpga_boot(dst, len);
  232. if (status != 0) {
  233. printf("\nFPGA: Booting failed ");
  234. switch (status) {
  235. case ERROR_FPGA_PRG_INIT_LOW:
  236. printf("(Timeout: INIT not low after asserting PROGRAM*)\n ");
  237. break;
  238. case ERROR_FPGA_PRG_INIT_HIGH:
  239. printf("(Timeout: INIT not high after deasserting PROGRAM*)\n ");
  240. break;
  241. case ERROR_FPGA_PRG_DONE:
  242. printf("(Timeout: DONE not high after programming FPGA)\n ");
  243. break;
  244. }
  245. /* display infos on fpgaimage */
  246. index = 15;
  247. for (i=0; i<4; i++) {
  248. len = dst[index];
  249. printf("FPGA: %s\n", &(dst[index+1]));
  250. index += len+3;
  251. }
  252. putc ('\n');
  253. /* delayed reboot */
  254. for (i=20; i>0; i--) {
  255. printf("Rebooting in %2d seconds \r",i);
  256. for (index=0;index<1000;index++)
  257. udelay(1000);
  258. }
  259. putc ('\n');
  260. do_reset(NULL, 0, 0, NULL);
  261. }
  262. /* restore gpio/cs settings */
  263. mtdcr(cntrl0, cntrl0Reg);
  264. puts("FPGA: ");
  265. /* display infos on fpgaimage */
  266. index = 15;
  267. for (i=0; i<4; i++) {
  268. len = dst[index];
  269. printf("%s ", &(dst[index+1]));
  270. index += len+3;
  271. }
  272. putc ('\n');
  273. free(dst);
  274. /*
  275. * Reset FPGA via FPGA_DATA pin
  276. */
  277. SET_FPGA(FPGA_PRG | FPGA_CLK);
  278. udelay(1000); /* wait 1ms */
  279. SET_FPGA(FPGA_PRG | FPGA_CLK | FPGA_DATA);
  280. udelay(1000); /* wait 1ms */
  281. if (cpci405_version() == 3) {
  282. volatile unsigned short *fpga_mode = (unsigned short *)CFG_FPGA_BASE_ADDR;
  283. volatile unsigned char *leds = (unsigned char *)CFG_LED_ADDR;
  284. /*
  285. * Enable outputs in fpga on version 3 board
  286. */
  287. *fpga_mode |= CFG_FPGA_MODE_ENABLE_OUTPUT;
  288. /*
  289. * Set outputs to 0
  290. */
  291. *leds = 0x00;
  292. /*
  293. * Reset external DUART
  294. */
  295. *fpga_mode |= CFG_FPGA_MODE_DUART_RESET;
  296. udelay(100);
  297. *fpga_mode &= ~(CFG_FPGA_MODE_DUART_RESET);
  298. }
  299. }
  300. else {
  301. puts("\n*** U-Boot Version does not match Board Version!\n");
  302. puts("*** CPCI-405 Version 1.x detected!\n");
  303. puts("*** Please use correct U-Boot version (CPCI405 instead of CPCI4052)!\n\n");
  304. }
  305. #else /* CONFIG_CPCI405_VER2 */
  306. /*
  307. * Generate last byte of ip-addr from code-plug @ 0xf0000400
  308. */
  309. if (ctermm2()) {
  310. char str[32];
  311. unsigned char ipbyte = *(unsigned char *)0xf0000400;
  312. /*
  313. * Only overwrite ip-addr with allowed values
  314. */
  315. if ((ipbyte != 0x00) && (ipbyte != 0xff)) {
  316. bd->bi_ip_addr = (bd->bi_ip_addr & 0xffffff00) | ipbyte;
  317. sprintf(str, "%ld.%ld.%ld.%ld",
  318. (bd->bi_ip_addr & 0xff000000) >> 24,
  319. (bd->bi_ip_addr & 0x00ff0000) >> 16,
  320. (bd->bi_ip_addr & 0x0000ff00) >> 8,
  321. (bd->bi_ip_addr & 0x000000ff));
  322. setenv("ipaddr", str);
  323. }
  324. }
  325. if (cpci405_version() >= 2) {
  326. puts("\n*** U-Boot Version does not match Board Version!\n");
  327. puts("*** CPCI-405 Board Version 2.x detected!\n");
  328. puts("*** Please use correct U-Boot version (CPCI4052 instead of CPCI405)!\n\n");
  329. }
  330. #endif /* CONFIG_CPCI405_VER2 */
  331. /*
  332. * Select cts (and not dsr) on uart1
  333. */
  334. cntrl0Reg = mfdcr(cntrl0);
  335. mtdcr(cntrl0, cntrl0Reg | 0x00001000);
  336. /*
  337. * Write ethernet addr in NVRAM for VxWorks
  338. */
  339. tmp = (char *)CFG_NVRAM_BASE_ADDR + CFG_NVRAM_VXWORKS_OFFS;
  340. memcpy( (char *)tmp, (char *)&bd->bi_enetaddr[0], 6 );
  341. return (0);
  342. }
  343. /*
  344. * Check Board Identity:
  345. */
  346. int checkboard (void)
  347. {
  348. #ifndef CONFIG_CPCI405_VER2
  349. int index;
  350. int len;
  351. #endif
  352. unsigned char str[64];
  353. int i = getenv_r ("serial#", str, sizeof(str));
  354. unsigned short ver;
  355. puts ("Board: ");
  356. if (i == -1) {
  357. puts ("### No HW ID - assuming CPCI405");
  358. } else {
  359. puts(str);
  360. }
  361. ver = cpci405_version();
  362. printf(" (Ver %d.x, ", ver);
  363. #if 0 /* test-only */
  364. if (ver >= 2) {
  365. volatile u16 *fpga_status = (u16 *)CFG_FPGA_BASE_ADDR + 1;
  366. if (*fpga_status & CFG_FPGA_STATUS_FLASH) {
  367. puts ("FLASH Bank B, ");
  368. } else {
  369. puts ("FLASH Bank A, ");
  370. }
  371. }
  372. #endif
  373. if (ctermm2()) {
  374. unsigned char str[4];
  375. /*
  376. * Read board-id and save in env-variable
  377. */
  378. sprintf(str, "%d", *(unsigned char *)0xf0000400);
  379. setenv("boardid", str);
  380. printf("CTERM-M2 - Id=%s)", str);
  381. } else {
  382. if (cpci405_host()) {
  383. puts ("PCI Host Version)");
  384. } else {
  385. puts ("PCI Adapter Version)");
  386. }
  387. }
  388. #ifndef CONFIG_CPCI405_VER2
  389. puts ("\nFPGA: ");
  390. /* display infos on fpgaimage */
  391. index = 15;
  392. for (i=0; i<4; i++) {
  393. len = fpgadata[index];
  394. printf("%s ", &(fpgadata[index+1]));
  395. index += len+3;
  396. }
  397. #endif
  398. putc ('\n');
  399. return 0;
  400. }
  401. /* ------------------------------------------------------------------------- */
  402. long int initdram (int board_type)
  403. {
  404. unsigned long val;
  405. mtdcr(memcfga, mem_mb0cf);
  406. val = mfdcr(memcfgd);
  407. #if 0
  408. printf("\nmb0cf=%x\n", val); /* test-only */
  409. printf("strap=%x\n", mfdcr(strap)); /* test-only */
  410. #endif
  411. return (4*1024*1024 << ((val & 0x000e0000) >> 17));
  412. }
  413. /* ------------------------------------------------------------------------- */
  414. int testdram (void)
  415. {
  416. /* TODO: XXX XXX XXX */
  417. printf ("test: 16 MB - ok\n");
  418. return (0);
  419. }
  420. /* ------------------------------------------------------------------------- */
  421. #ifdef CONFIG_CPCI405_VER2
  422. #ifdef CONFIG_IDE_RESET
  423. void ide_set_reset(int on)
  424. {
  425. volatile unsigned short *fpga_mode = (unsigned short *)CFG_FPGA_BASE_ADDR;
  426. /*
  427. * Assert or deassert CompactFlash Reset Pin
  428. */
  429. if (on) { /* assert RESET */
  430. *fpga_mode &= ~(CFG_FPGA_MODE_CF_RESET);
  431. } else { /* release RESET */
  432. *fpga_mode |= CFG_FPGA_MODE_CF_RESET;
  433. }
  434. }
  435. #endif /* CONFIG_IDE_RESET */
  436. #endif /* CONFIG_CPCI405_VER2 */
  437. #ifdef CONFIG_CPCI405AB
  438. #define ONE_WIRE_CLEAR (*(volatile unsigned short *)0xf0400000 |= 0x0100)
  439. #define ONE_WIRE_SET (*(volatile unsigned short *)0xf0400000 &= ~0x0100)
  440. #define ONE_WIRE_GET (*(volatile unsigned short *)0xf0400002 & 0x1000)
  441. /*
  442. * Generate a 1-wire reset, return 1 if no presence detect was found,
  443. * return 0 otherwise.
  444. * (NOTE: Does not handle alarm presence from DS2404/DS1994)
  445. */
  446. int OWTouchReset(void)
  447. {
  448. int result;
  449. ONE_WIRE_CLEAR;
  450. udelay(480);
  451. ONE_WIRE_SET;
  452. udelay(70);
  453. result = ONE_WIRE_GET;
  454. udelay(410);
  455. return result;
  456. }
  457. /*
  458. * Send 1 a 1-wire write bit.
  459. * Provide 10us recovery time.
  460. */
  461. void OWWriteBit(int bit)
  462. {
  463. if (bit) {
  464. /*
  465. * write '1' bit
  466. */
  467. ONE_WIRE_CLEAR;
  468. udelay(6);
  469. ONE_WIRE_SET;
  470. udelay(64);
  471. } else {
  472. /*
  473. * write '0' bit
  474. */
  475. ONE_WIRE_CLEAR;
  476. udelay(60);
  477. ONE_WIRE_SET;
  478. udelay(10);
  479. }
  480. }
  481. /*
  482. * Read a bit from the 1-wire bus and return it.
  483. * Provide 10us recovery time.
  484. */
  485. int OWReadBit(void)
  486. {
  487. int result;
  488. ONE_WIRE_CLEAR;
  489. udelay(6);
  490. ONE_WIRE_SET;
  491. udelay(9);
  492. result = ONE_WIRE_GET;
  493. udelay(55);
  494. return result;
  495. }
  496. void OWWriteByte(int data)
  497. {
  498. int loop;
  499. for (loop=0; loop<8; loop++) {
  500. OWWriteBit(data & 0x01);
  501. data >>= 1;
  502. }
  503. }
  504. int OWReadByte(void)
  505. {
  506. int loop, result = 0;
  507. for (loop=0; loop<8; loop++) {
  508. result >>= 1;
  509. if (OWReadBit()) {
  510. result |= 0x80;
  511. }
  512. }
  513. return result;
  514. }
  515. int do_onewire(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  516. {
  517. volatile unsigned short val;
  518. int result;
  519. int i;
  520. unsigned char ow_id[6];
  521. unsigned char str[32];
  522. unsigned char ow_crc;
  523. /*
  524. * Clear 1-wire bit (open drain with pull-up)
  525. */
  526. val = *(volatile unsigned short *)0xf0400000;
  527. val &= ~0x1000; /* clear 1-wire bit */
  528. *(volatile unsigned short *)0xf0400000 = val;
  529. result = OWTouchReset();
  530. if (result != 0) {
  531. puts("No 1-wire device detected!\n");
  532. }
  533. OWWriteByte(0x33); /* send read rom command */
  534. OWReadByte(); /* skip family code ( == 0x01) */
  535. for (i=0; i<6; i++) {
  536. ow_id[i] = OWReadByte();
  537. }
  538. ow_crc = OWReadByte(); /* read crc */
  539. sprintf(str, "%08X%04X", *(unsigned int *)&ow_id[0], *(unsigned short *)&ow_id[4]);
  540. printf("Setting environment variable 'ow_id' to %s\n", str);
  541. setenv("ow_id", str);
  542. return 0;
  543. }
  544. U_BOOT_CMD(
  545. onewire, 1, 1, do_onewire,
  546. "onewire - Read 1-write ID\n",
  547. NULL
  548. );
  549. #endif /* CONFIG_CPCI405AB */