M5235EVB.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * Configuation settings for the Freescale MCF5329 FireEngine board.
  3. *
  4. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * board/config.h - configuration options, board specific
  27. */
  28. #ifndef _M5235EVB_H
  29. #define _M5235EVB_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MCF523x /* define processor family */
  35. #define CONFIG_M5235 /* define processor type */
  36. #define CONFIG_MCFUART
  37. #define CFG_UART_PORT (0)
  38. #define CONFIG_BAUDRATE 115200
  39. #define CFG_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  40. #undef CONFIG_WATCHDOG
  41. #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
  42. /*
  43. * BOOTP options
  44. */
  45. #define CONFIG_BOOTP_BOOTFILESIZE
  46. #define CONFIG_BOOTP_BOOTPATH
  47. #define CONFIG_BOOTP_GATEWAY
  48. #define CONFIG_BOOTP_HOSTNAME
  49. /* Command line configuration */
  50. #include <config_cmd_default.h>
  51. #define CONFIG_CMD_BOOTD
  52. #define CONFIG_CMD_CACHE
  53. #define CONFIG_CMD_DHCP
  54. #define CONFIG_CMD_ELF
  55. #define CONFIG_CMD_FLASH
  56. #define CONFIG_CMD_I2C
  57. #define CONFIG_CMD_MEMORY
  58. #define CONFIG_CMD_MISC
  59. #define CONFIG_CMD_MII
  60. #define CONFIG_CMD_NET
  61. #define CONFIG_CMD_PCI
  62. #define CONFIG_CMD_PING
  63. #define CONFIG_CMD_REGINFO
  64. #undef CONFIG_CMD_LOADB
  65. #undef CONFIG_CMD_LOADS
  66. #define CONFIG_MCFFEC
  67. #ifdef CONFIG_MCFFEC
  68. # define CONFIG_NET_MULTI 1
  69. # define CONFIG_MII 1
  70. # define CONFIG_MII_INIT 1
  71. # define CFG_DISCOVER_PHY
  72. # define CFG_RX_ETH_BUFFER 8
  73. # define CFG_FAULT_ECHO_LINK_DOWN
  74. # define CFG_FEC0_PINMUX 0
  75. # define CFG_FEC0_MIIBASE CFG_FEC0_IOBASE
  76. # define MCFFEC_TOUT_LOOP 50000
  77. /* If CFG_DISCOVER_PHY is not defined - hardcoded */
  78. # ifndef CFG_DISCOVER_PHY
  79. # define FECDUPLEX FULL
  80. # define FECSPEED _100BASET
  81. # else
  82. # ifndef CFG_FAULT_ECHO_LINK_DOWN
  83. # define CFG_FAULT_ECHO_LINK_DOWN
  84. # endif
  85. # endif /* CFG_DISCOVER_PHY */
  86. #endif
  87. /* Timer */
  88. #define CONFIG_MCFTMR
  89. #undef CONFIG_MCFPIT
  90. /* I2C */
  91. #define CONFIG_FSL_I2C
  92. #define CONFIG_HARD_I2C /* I2C with hw support */
  93. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  94. #define CFG_I2C_SPEED 80000
  95. #define CFG_I2C_SLAVE 0x7F
  96. #define CFG_I2C_OFFSET 0x00000300
  97. #define CFG_IMMR CFG_MBAR
  98. #define CFG_I2C_PINMUX_REG (gpio->par_qspi)
  99. #define CFG_I2C_PINMUX_CLR ~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK)
  100. #define CFG_I2C_PINMUX_SET (GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA)
  101. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  102. #define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
  103. #define CONFIG_BOOTFILE "u-boot.bin"
  104. #ifdef CONFIG_MCFFEC
  105. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  106. # define CONFIG_IPADDR 192.162.1.2
  107. # define CONFIG_NETMASK 255.255.255.0
  108. # define CONFIG_SERVERIP 192.162.1.1
  109. # define CONFIG_GATEWAYIP 192.162.1.1
  110. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  111. #endif /* FEC_ENET */
  112. #define CONFIG_HOSTNAME M5235EVB
  113. #define CONFIG_EXTRA_ENV_SETTINGS \
  114. "netdev=eth0\0" \
  115. "loadaddr=10000\0" \
  116. "u-boot=u-boot.bin\0" \
  117. "load=tftp ${loadaddr) ${u-boot}\0" \
  118. "upd=run load; run prog\0" \
  119. "prog=prot off ffe00000 ffe3ffff;" \
  120. "era ffe00000 ffe3ffff;" \
  121. "cp.b ${loadaddr} ffe00000 ${filesize};"\
  122. "save\0" \
  123. ""
  124. #define CONFIG_PRAM 512 /* 512 KB */
  125. #define CFG_PROMPT "-> "
  126. #define CFG_LONGHELP /* undef to save memory */
  127. #if defined(CONFIG_KGDB)
  128. # define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  129. #else
  130. # define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  131. #endif
  132. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  133. #define CFG_MAXARGS 16 /* max number of command args */
  134. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  135. #define CFG_LOAD_ADDR (CFG_SDRAM_BASE+0x20000)
  136. #define CFG_HZ 1000
  137. #define CFG_CLK 75000000
  138. #define CFG_CPU_CLK CFG_CLK * 2
  139. #define CFG_MBAR 0x40000000
  140. /*
  141. * Low Level Configuration Settings
  142. * (address mappings, register initial values, etc.)
  143. * You should know what you are doing if you make changes here.
  144. */
  145. /*-----------------------------------------------------------------------
  146. * Definitions for initial stack pointer and data area (in DPRAM)
  147. */
  148. #define CFG_INIT_RAM_ADDR 0x20000000
  149. #define CFG_INIT_RAM_END 0x10000 /* End of used area in internal SRAM */
  150. #define CFG_INIT_RAM_CTRL 0x21
  151. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  152. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE - 0x10)
  153. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  154. /*-----------------------------------------------------------------------
  155. * Start addresses for the final memory configuration
  156. * (Set up by the startup code)
  157. * Please note that CFG_SDRAM_BASE _must_ start at 0
  158. */
  159. #define CFG_SDRAM_BASE 0x00000000
  160. #define CFG_SDRAM_SIZE 16 /* SDRAM size in MB */
  161. #define CFG_MEMTEST_START CFG_SDRAM_BASE + 0x400
  162. #define CFG_MEMTEST_END ((CFG_SDRAM_SIZE - 3) << 20)
  163. #define CFG_MONITOR_BASE (CFG_FLASH_BASE + 0x400)
  164. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  165. #define CFG_BOOTPARAMS_LEN 64*1024
  166. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  167. /*
  168. * For booting Linux, the board info and command line data
  169. * have to be in the first 8 MB of memory, since this is
  170. * the maximum mapped by the Linux kernel during initialization ??
  171. */
  172. /* Initial Memory map for Linux */
  173. #define CFG_BOOTMAPSZ (CFG_SDRAM_BASE + (CFG_SDRAM_SIZE << 20))
  174. /*-----------------------------------------------------------------------
  175. * FLASH organization
  176. */
  177. #define CFG_FLASH_CFI
  178. #ifdef CFG_FLASH_CFI
  179. # define CONFIG_FLASH_CFI_DRIVER 1
  180. # define CFG_FLASH_SIZE 0x800000 /* Max size that the board might have */
  181. #ifdef NORFLASH_PS32BIT
  182. # define CFG_FLASH_CFI_WIDTH FLASH_CFI_32BIT
  183. #else
  184. # define CFG_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  185. #endif
  186. # define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  187. # define CFG_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  188. # define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  189. #endif
  190. #define CFG_FLASH_BASE (CFG_CS0_BASE << 16)
  191. /* Configuration for environment
  192. * Environment is embedded in u-boot in the second sector of the flash
  193. */
  194. #define CFG_ENV_IS_IN_FLASH 1
  195. #define CFG_ENV_IS_EMBEDDED 1
  196. #ifdef NORFLASH_PS32BIT
  197. # define CFG_ENV_OFFSET (0x8000)
  198. # define CFG_ENV_SIZE 0x4000
  199. # define CFG_ENV_SECT_SIZE 0x4000
  200. #else
  201. # define CFG_ENV_OFFSET (0x4000)
  202. # define CFG_ENV_SIZE 0x2000
  203. # define CFG_ENV_SECT_SIZE 0x2000
  204. #endif
  205. /*-----------------------------------------------------------------------
  206. * Cache Configuration
  207. */
  208. #define CFG_CACHELINE_SIZE 16
  209. /*-----------------------------------------------------------------------
  210. * Chipselect bank definitions
  211. */
  212. /*
  213. * CS0 - NOR Flash 1, 2, 4, or 8MB
  214. * CS1 - Available
  215. * CS2 - Available
  216. * CS3 - Available
  217. * CS4 - Available
  218. * CS5 - Available
  219. * CS6 - Available
  220. * CS7 - Available
  221. */
  222. #ifdef NORFLASH_PS32BIT
  223. # define CFG_CS0_BASE 0xFFC0
  224. # define CFG_CS0_MASK 0x003f0001
  225. # define CFG_CS0_CTRL 0x1D00
  226. #else
  227. # define CFG_CS0_BASE 0xFFE0
  228. # define CFG_CS0_MASK 0x001f0001
  229. # define CFG_CS0_CTRL 0x1D80
  230. #endif
  231. #endif /* _M5329EVB_H */