cpu_init.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669
  1. /*
  2. * (C) Copyright 2003
  3. * Josef Baumgartner <josef.baumgartner@telex.de>
  4. *
  5. * MCF5282 additionals
  6. * (C) Copyright 2005
  7. * BuS Elektronik GmbH & Co. KG <esw@bus-elektronik.de>
  8. *
  9. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  10. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  11. * Hayden Fraser (Hayden.Fraser@freescale.com)
  12. *
  13. * MCF5275 additions
  14. * Copyright (C) 2008 Arthur Shipkowski (art@videon-central.com)
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. */
  34. #include <common.h>
  35. #include <watchdog.h>
  36. #include <asm/immap.h>
  37. #if defined(CONFIG_M5253)
  38. /*
  39. * Breath some life into the CPU...
  40. *
  41. * Set up the memory map,
  42. * initialize a bunch of registers,
  43. * initialize the UPM's
  44. */
  45. void cpu_init_f(void)
  46. {
  47. mbar_writeByte(MCFSIM_MPARK, 0x40); /* 5249 Internal Core takes priority over DMA */
  48. mbar_writeByte(MCFSIM_SYPCR, 0x00);
  49. mbar_writeByte(MCFSIM_SWIVR, 0x0f);
  50. mbar_writeByte(MCFSIM_SWSR, 0x00);
  51. mbar_writeByte(MCFSIM_SWDICR, 0x00);
  52. mbar_writeByte(MCFSIM_TIMER1ICR, 0x00);
  53. mbar_writeByte(MCFSIM_TIMER2ICR, 0x88);
  54. mbar_writeByte(MCFSIM_I2CICR, 0x00);
  55. mbar_writeByte(MCFSIM_UART1ICR, 0x00);
  56. mbar_writeByte(MCFSIM_UART2ICR, 0x00);
  57. mbar_writeByte(MCFSIM_ICR6, 0x00);
  58. mbar_writeByte(MCFSIM_ICR7, 0x00);
  59. mbar_writeByte(MCFSIM_ICR8, 0x00);
  60. mbar_writeByte(MCFSIM_ICR9, 0x00);
  61. mbar_writeByte(MCFSIM_QSPIICR, 0x00);
  62. mbar2_writeLong(MCFSIM_GPIO_INT_EN, 0x00000080);
  63. mbar2_writeByte(MCFSIM_INTBASE, 0x40); /* Base interrupts at 64 */
  64. mbar2_writeByte(MCFSIM_SPURVEC, 0x00);
  65. /*mbar2_writeLong(MCFSIM_IDECONFIG1, 0x00000020); */ /* Enable a 1 cycle pre-drive cycle on CS1 */
  66. /*
  67. * Setup chip selects...
  68. */
  69. mbar_writeShort(MCFSIM_CSAR1, CFG_CSAR1);
  70. mbar_writeShort(MCFSIM_CSCR1, CFG_CSCR1);
  71. mbar_writeLong(MCFSIM_CSMR1, CFG_CSMR1);
  72. mbar_writeShort(MCFSIM_CSAR0, CFG_CSAR0);
  73. mbar_writeShort(MCFSIM_CSCR0, CFG_CSCR0);
  74. mbar_writeLong(MCFSIM_CSMR0, CFG_CSMR0);
  75. #ifdef CONFIG_FSL_I2C
  76. CFG_I2C_PINMUX_REG = CFG_I2C_PINMUX_REG & CFG_I2C_PINMUX_CLR;
  77. CFG_I2C_PINMUX_REG |= CFG_I2C_PINMUX_SET;
  78. #ifdef CFG_I2C2_OFFSET
  79. CFG_I2C2_PINMUX_REG &= CFG_I2C2_PINMUX_CLR;
  80. CFG_I2C2_PINMUX_REG |= CFG_I2C2_PINMUX_SET;
  81. #endif
  82. #endif
  83. /* enable instruction cache now */
  84. icache_enable();
  85. }
  86. /*initialize higher level parts of CPU like timers */
  87. int cpu_init_r(void)
  88. {
  89. return (0);
  90. }
  91. void uart_port_conf(void)
  92. {
  93. /* Setup Ports: */
  94. switch (CFG_UART_PORT) {
  95. case 0:
  96. break;
  97. case 1:
  98. break;
  99. case 2:
  100. break;
  101. }
  102. }
  103. #endif /* #if defined(CONFIG_M5253) */
  104. #if defined(CONFIG_M5271)
  105. void cpu_init_f(void)
  106. {
  107. #ifndef CONFIG_WATCHDOG
  108. /* Disable the watchdog if we aren't using it */
  109. mbar_writeShort(MCF_WTM_WCR, 0);
  110. #endif
  111. /* Set clockspeed to 100MHz */
  112. mbar_writeShort(MCF_FMPLL_SYNCR,
  113. MCF_FMPLL_SYNCR_MFD(0) | MCF_FMPLL_SYNCR_RFD(0));
  114. while (!mbar_readByte(MCF_FMPLL_SYNSR) & MCF_FMPLL_SYNSR_LOCK) ;
  115. }
  116. /*
  117. * initialize higher level parts of CPU like timers
  118. */
  119. int cpu_init_r(void)
  120. {
  121. return (0);
  122. }
  123. void uart_port_conf(void)
  124. {
  125. /* Setup Ports: */
  126. switch (CFG_UART_PORT) {
  127. case 0:
  128. mbar_writeShort(MCF_GPIO_PAR_UART, MCF_GPIO_PAR_UART_U0TXD |
  129. MCF_GPIO_PAR_UART_U0RXD);
  130. break;
  131. case 1:
  132. mbar_writeShort(MCF_GPIO_PAR_UART,
  133. MCF_GPIO_PAR_UART_U1RXD_UART1 |
  134. MCF_GPIO_PAR_UART_U1TXD_UART1);
  135. break;
  136. case 2:
  137. mbar_writeShort(MCF_GPIO_PAR_UART, 0x3000);
  138. break;
  139. }
  140. }
  141. #endif
  142. #if defined(CONFIG_M5272)
  143. /*
  144. * Breath some life into the CPU...
  145. *
  146. * Set up the memory map,
  147. * initialize a bunch of registers,
  148. * initialize the UPM's
  149. */
  150. void cpu_init_f(void)
  151. {
  152. /* if we come from RAM we assume the CPU is
  153. * already initialized.
  154. */
  155. #ifndef CONFIG_MONITOR_IS_IN_RAM
  156. volatile sysctrl_t *sysctrl = (sysctrl_t *) (CFG_MBAR);
  157. volatile gpio_t *gpio = (gpio_t *) (MMAP_GPIO);
  158. volatile csctrl_t *csctrl = (csctrl_t *) (MMAP_FBCS);
  159. sysctrl->sc_scr = CFG_SCR;
  160. sysctrl->sc_spr = CFG_SPR;
  161. /* Setup Ports: */
  162. gpio->gpio_pacnt = CFG_PACNT;
  163. gpio->gpio_paddr = CFG_PADDR;
  164. gpio->gpio_padat = CFG_PADAT;
  165. gpio->gpio_pbcnt = CFG_PBCNT;
  166. gpio->gpio_pbddr = CFG_PBDDR;
  167. gpio->gpio_pbdat = CFG_PBDAT;
  168. gpio->gpio_pdcnt = CFG_PDCNT;
  169. /* Memory Controller: */
  170. csctrl->cs_br0 = CFG_BR0_PRELIM;
  171. csctrl->cs_or0 = CFG_OR0_PRELIM;
  172. #if (defined(CFG_OR1_PRELIM) && defined(CFG_BR1_PRELIM))
  173. csctrl->cs_br1 = CFG_BR1_PRELIM;
  174. csctrl->cs_or1 = CFG_OR1_PRELIM;
  175. #endif
  176. #if defined(CFG_OR2_PRELIM) && defined(CFG_BR2_PRELIM)
  177. csctrl->cs_br2 = CFG_BR2_PRELIM;
  178. csctrl->cs_or2 = CFG_OR2_PRELIM;
  179. #endif
  180. #if defined(CFG_OR3_PRELIM) && defined(CFG_BR3_PRELIM)
  181. csctrl->cs_br3 = CFG_BR3_PRELIM;
  182. csctrl->cs_or3 = CFG_OR3_PRELIM;
  183. #endif
  184. #if defined(CFG_OR4_PRELIM) && defined(CFG_BR4_PRELIM)
  185. csctrl->cs_br4 = CFG_BR4_PRELIM;
  186. csctrl->cs_or4 = CFG_OR4_PRELIM;
  187. #endif
  188. #if defined(CFG_OR5_PRELIM) && defined(CFG_BR5_PRELIM)
  189. csctrl->cs_br5 = CFG_BR5_PRELIM;
  190. csctrl->cs_or5 = CFG_OR5_PRELIM;
  191. #endif
  192. #if defined(CFG_OR6_PRELIM) && defined(CFG_BR6_PRELIM)
  193. csctrl->cs_br6 = CFG_BR6_PRELIM;
  194. csctrl->cs_or6 = CFG_OR6_PRELIM;
  195. #endif
  196. #if defined(CFG_OR7_PRELIM) && defined(CFG_BR7_PRELIM)
  197. csctrl->cs_br7 = CFG_BR7_PRELIM;
  198. csctrl->cs_or7 = CFG_OR7_PRELIM;
  199. #endif
  200. #endif /* #ifndef CONFIG_MONITOR_IS_IN_RAM */
  201. /* enable instruction cache now */
  202. icache_enable();
  203. }
  204. /*
  205. * initialize higher level parts of CPU like timers
  206. */
  207. int cpu_init_r(void)
  208. {
  209. return (0);
  210. }
  211. void uart_port_conf(void)
  212. {
  213. volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  214. /* Setup Ports: */
  215. switch (CFG_UART_PORT) {
  216. case 0:
  217. gpio->gpio_pbcnt &= ~(GPIO_PBCNT_PB0MSK | GPIO_PBCNT_PB1MSK);
  218. gpio->gpio_pbcnt |= (GPIO_PBCNT_URT0_TXD | GPIO_PBCNT_URT0_RXD);
  219. break;
  220. case 1:
  221. gpio->gpio_pdcnt &= ~(GPIO_PDCNT_PD1MSK | GPIO_PDCNT_PD4MSK);
  222. gpio->gpio_pdcnt |= (GPIO_PDCNT_URT1_RXD | GPIO_PDCNT_URT1_TXD);
  223. break;
  224. }
  225. }
  226. #endif /* #if defined(CONFIG_M5272) */
  227. #if defined(CONFIG_M5275)
  228. /*
  229. * Breathe some life into the CPU...
  230. *
  231. * Set up the memory map,
  232. * initialize a bunch of registers,
  233. * initialize the UPM's
  234. */
  235. void cpu_init_f(void)
  236. {
  237. /* if we come from RAM we assume the CPU is
  238. * already initialized.
  239. */
  240. #ifndef CONFIG_MONITOR_IS_IN_RAM
  241. volatile wdog_t *wdog_reg = (wdog_t *)(MMAP_WDOG);
  242. volatile gpio_t *gpio_reg = (gpio_t *)(MMAP_GPIO);
  243. volatile csctrl_t *csctrl_reg = (csctrl_t *)(MMAP_FBCS);
  244. /* Kill watchdog so we can initialize the PLL */
  245. wdog_reg->wcr = 0;
  246. /* Memory Controller: */
  247. /* Flash */
  248. csctrl_reg->ar0 = CFG_AR0_PRELIM;
  249. csctrl_reg->cr0 = CFG_CR0_PRELIM;
  250. csctrl_reg->mr0 = CFG_MR0_PRELIM;
  251. #if (defined(CFG_AR1_PRELIM) && defined(CFG_CR1_PRELIM) && defined(CFG_MR1_PRELIM))
  252. csctrl_reg->ar1 = CFG_AR1_PRELIM;
  253. csctrl_reg->cr1 = CFG_CR1_PRELIM;
  254. csctrl_reg->mr1 = CFG_MR1_PRELIM;
  255. #endif
  256. #if (defined(CFG_AR2_PRELIM) && defined(CFG_CR2_PRELIM) && defined(CFG_MR2_PRELIM))
  257. csctrl_reg->ar2 = CFG_AR2_PRELIM;
  258. csctrl_reg->cr2 = CFG_CR2_PRELIM;
  259. csctrl_reg->mr2 = CFG_MR2_PRELIM;
  260. #endif
  261. #if (defined(CFG_AR3_PRELIM) && defined(CFG_CR3_PRELIM) && defined(CFG_MR3_PRELIM))
  262. csctrl_reg->ar3 = CFG_AR3_PRELIM;
  263. csctrl_reg->cr3 = CFG_CR3_PRELIM;
  264. csctrl_reg->mr3 = CFG_MR3_PRELIM;
  265. #endif
  266. #if (defined(CFG_AR4_PRELIM) && defined(CFG_CR4_PRELIM) && defined(CFG_MR4_PRELIM))
  267. csctrl_reg->ar4 = CFG_AR4_PRELIM;
  268. csctrl_reg->cr4 = CFG_CR4_PRELIM;
  269. csctrl_reg->mr4 = CFG_MR4_PRELIM;
  270. #endif
  271. #if (defined(CFG_AR5_PRELIM) && defined(CFG_CR5_PRELIM) && defined(CFG_MR5_PRELIM))
  272. csctrl_reg->ar5 = CFG_AR5_PRELIM;
  273. csctrl_reg->cr5 = CFG_CR5_PRELIM;
  274. csctrl_reg->mr5 = CFG_MR5_PRELIM;
  275. #endif
  276. #if (defined(CFG_AR6_PRELIM) && defined(CFG_CR6_PRELIM) && defined(CFG_MR6_PRELIM))
  277. csctrl_reg->ar6 = CFG_AR6_PRELIM;
  278. csctrl_reg->cr6 = CFG_CR6_PRELIM;
  279. csctrl_reg->mr6 = CFG_MR6_PRELIM;
  280. #endif
  281. #if (defined(CFG_AR7_PRELIM) && defined(CFG_CR7_PRELIM) && defined(CFG_MR7_PRELIM))
  282. csctrl_reg->ar7 = CFG_AR7_PRELIM;
  283. csctrl_reg->cr7 = CFG_CR7_PRELIM;
  284. csctrl_reg->mr7 = CFG_MR7_PRELIM;
  285. #endif
  286. #endif /* #ifndef CONFIG_MONITOR_IS_IN_RAM */
  287. #ifdef CONFIG_FSL_I2C
  288. CFG_I2C_PINMUX_REG &= CFG_I2C_PINMUX_CLR;
  289. CFG_I2C_PINMUX_REG |= CFG_I2C_PINMUX_SET;
  290. #endif
  291. /* enable instruction cache now */
  292. icache_enable();
  293. }
  294. /*
  295. * initialize higher level parts of CPU like timers
  296. */
  297. int cpu_init_r(void)
  298. {
  299. return (0);
  300. }
  301. void uart_port_conf(void)
  302. {
  303. volatile gpio_t *gpio = (gpio_t *)MMAP_GPIO;
  304. /* Setup Ports: */
  305. switch (CFG_UART_PORT) {
  306. case 0:
  307. gpio->par_uart |= UART0_ENABLE_MASK;
  308. break;
  309. case 1:
  310. gpio->par_uart |= UART1_ENABLE_MASK;
  311. break;
  312. case 2:
  313. gpio->par_uart |= UART2_ENABLE_MASK;
  314. break;
  315. }
  316. }
  317. #endif /* #if defined(CONFIG_M5275) */
  318. #if defined(CONFIG_M5282)
  319. /*
  320. * Breath some life into the CPU...
  321. *
  322. * Set up the memory map,
  323. * initialize a bunch of registers,
  324. * initialize the UPM's
  325. */
  326. void cpu_init_f(void)
  327. {
  328. #ifndef CONFIG_WATCHDOG
  329. /* disable watchdog if we aren't using it */
  330. MCFWTM_WCR = 0;
  331. #endif
  332. #ifndef CONFIG_MONITOR_IS_IN_RAM
  333. /* Set speed /PLL */
  334. MCFCLOCK_SYNCR =
  335. MCFCLOCK_SYNCR_MFD(CFG_MFD) | MCFCLOCK_SYNCR_RFD(CFG_RFD);
  336. while (!(MCFCLOCK_SYNSR & MCFCLOCK_SYNSR_LOCK)) ;
  337. MCFGPIO_PBCDPAR = 0xc0;
  338. /* Set up the GPIO ports */
  339. #ifdef CFG_PEPAR
  340. MCFGPIO_PEPAR = CFG_PEPAR;
  341. #endif
  342. #ifdef CFG_PFPAR
  343. MCFGPIO_PFPAR = CFG_PFPAR;
  344. #endif
  345. #ifdef CFG_PJPAR
  346. MCFGPIO_PJPAR = CFG_PJPAR;
  347. #endif
  348. #ifdef CFG_PSDPAR
  349. MCFGPIO_PSDPAR = CFG_PSDPAR;
  350. #endif
  351. #ifdef CFG_PASPAR
  352. MCFGPIO_PASPAR = CFG_PASPAR;
  353. #endif
  354. #ifdef CFG_PEHLPAR
  355. MCFGPIO_PEHLPAR = CFG_PEHLPAR;
  356. #endif
  357. #ifdef CFG_PQSPAR
  358. MCFGPIO_PQSPAR = CFG_PQSPAR;
  359. #endif
  360. #ifdef CFG_PTCPAR
  361. MCFGPIO_PTCPAR = CFG_PTCPAR;
  362. #endif
  363. #ifdef CFG_PTDPAR
  364. MCFGPIO_PTDPAR = CFG_PTDPAR;
  365. #endif
  366. #ifdef CFG_PUAPAR
  367. MCFGPIO_PUAPAR = CFG_PUAPAR;
  368. #endif
  369. #ifdef CFG_DDRUA
  370. MCFGPIO_DDRUA = CFG_DDRUA;
  371. #endif
  372. /* This is probably a bad place to setup chip selects, but everyone
  373. else is doing it! */
  374. #if defined(CFG_CS0_BASE) & defined(CFG_CS0_SIZE) & \
  375. defined(CFG_CS0_WIDTH) & defined(CFG_CS0_WS)
  376. MCFCSM_CSAR0 = (CFG_CS0_BASE >> 16) & 0xFFFF;
  377. #if (CFG_CS0_WIDTH == 8)
  378. #define CFG_CS0_PS MCFCSM_CSCR_PS_8
  379. #elif (CFG_CS0_WIDTH == 16)
  380. #define CFG_CS0_PS MCFCSM_CSCR_PS_16
  381. #elif (CFG_CS0_WIDTH == 32)
  382. #define CFG_CS0_PS MCFCSM_CSCR_PS_32
  383. #else
  384. #error "CFG_CS0_WIDTH: Fault - wrong bus with for CS0"
  385. #endif
  386. MCFCSM_CSCR0 = MCFCSM_CSCR_WS(CFG_CS0_WS)
  387. | CFG_CS0_PS | MCFCSM_CSCR_AA;
  388. #if (CFG_CS0_RO != 0)
  389. MCFCSM_CSMR0 = MCFCSM_CSMR_BAM(CFG_CS0_SIZE - 1)
  390. | MCFCSM_CSMR_WP | MCFCSM_CSMR_V;
  391. #else
  392. MCFCSM_CSMR0 = MCFCSM_CSMR_BAM(CFG_CS0_SIZE - 1) | MCFCSM_CSMR_V;
  393. #endif
  394. #else
  395. #warning "Chip Select 0 are not initialized/used"
  396. #endif
  397. #if defined(CFG_CS1_BASE) & defined(CFG_CS1_SIZE) & \
  398. defined(CFG_CS1_WIDTH) & defined(CFG_CS1_WS)
  399. MCFCSM_CSAR1 = (CFG_CS1_BASE >> 16) & 0xFFFF;
  400. #if (CFG_CS1_WIDTH == 8)
  401. #define CFG_CS1_PS MCFCSM_CSCR_PS_8
  402. #elif (CFG_CS1_WIDTH == 16)
  403. #define CFG_CS1_PS MCFCSM_CSCR_PS_16
  404. #elif (CFG_CS1_WIDTH == 32)
  405. #define CFG_CS1_PS MCFCSM_CSCR_PS_32
  406. #else
  407. #error "CFG_CS1_WIDTH: Fault - wrong bus with for CS1"
  408. #endif
  409. MCFCSM_CSCR1 = MCFCSM_CSCR_WS(CFG_CS1_WS)
  410. | CFG_CS1_PS | MCFCSM_CSCR_AA;
  411. #if (CFG_CS1_RO != 0)
  412. MCFCSM_CSMR1 = MCFCSM_CSMR_BAM(CFG_CS1_SIZE - 1)
  413. | MCFCSM_CSMR_WP | MCFCSM_CSMR_V;
  414. #else
  415. MCFCSM_CSMR1 = MCFCSM_CSMR_BAM(CFG_CS1_SIZE - 1)
  416. | MCFCSM_CSMR_V;
  417. #endif
  418. #else
  419. #warning "Chip Select 1 are not initialized/used"
  420. #endif
  421. #if defined(CFG_CS2_BASE) & defined(CFG_CS2_SIZE) & \
  422. defined(CFG_CS2_WIDTH) & defined(CFG_CS2_WS)
  423. MCFCSM_CSAR2 = (CFG_CS2_BASE >> 16) & 0xFFFF;
  424. #if (CFG_CS2_WIDTH == 8)
  425. #define CFG_CS2_PS MCFCSM_CSCR_PS_8
  426. #elif (CFG_CS2_WIDTH == 16)
  427. #define CFG_CS2_PS MCFCSM_CSCR_PS_16
  428. #elif (CFG_CS2_WIDTH == 32)
  429. #define CFG_CS2_PS MCFCSM_CSCR_PS_32
  430. #else
  431. #error "CFG_CS2_WIDTH: Fault - wrong bus with for CS2"
  432. #endif
  433. MCFCSM_CSCR2 = MCFCSM_CSCR_WS(CFG_CS2_WS)
  434. | CFG_CS2_PS | MCFCSM_CSCR_AA;
  435. #if (CFG_CS2_RO != 0)
  436. MCFCSM_CSMR2 = MCFCSM_CSMR_BAM(CFG_CS2_SIZE - 1)
  437. | MCFCSM_CSMR_WP | MCFCSM_CSMR_V;
  438. #else
  439. MCFCSM_CSMR2 = MCFCSM_CSMR_BAM(CFG_CS2_SIZE - 1)
  440. | MCFCSM_CSMR_V;
  441. #endif
  442. #else
  443. #warning "Chip Select 2 are not initialized/used"
  444. #endif
  445. #if defined(CFG_CS3_BASE) & defined(CFG_CS3_SIZE) & \
  446. defined(CFG_CS3_WIDTH) & defined(CFG_CS3_WS)
  447. MCFCSM_CSAR3 = (CFG_CS3_BASE >> 16) & 0xFFFF;
  448. #if (CFG_CS3_WIDTH == 8)
  449. #define CFG_CS3_PS MCFCSM_CSCR_PS_8
  450. #elif (CFG_CS3_WIDTH == 16)
  451. #define CFG_CS3_PS MCFCSM_CSCR_PS_16
  452. #elif (CFG_CS3_WIDTH == 32)
  453. #define CFG_CS3_PS MCFCSM_CSCR_PS_32
  454. #else
  455. #error "CFG_CS3_WIDTH: Fault - wrong bus with for CS1"
  456. #endif
  457. MCFCSM_CSCR3 = MCFCSM_CSCR_WS(CFG_CS3_WS)
  458. | CFG_CS3_PS | MCFCSM_CSCR_AA;
  459. #if (CFG_CS3_RO != 0)
  460. MCFCSM_CSMR3 = MCFCSM_CSMR_BAM(CFG_CS3_SIZE - 1)
  461. | MCFCSM_CSMR_WP | MCFCSM_CSMR_V;
  462. #else
  463. MCFCSM_CSMR3 = MCFCSM_CSMR_BAM(CFG_CS3_SIZE - 1)
  464. | MCFCSM_CSMR_V;
  465. #endif
  466. #else
  467. #warning "Chip Select 3 are not initialized/used"
  468. #endif
  469. #endif /* CONFIG_MONITOR_IS_IN_RAM */
  470. /* defer enabling cache until boot (see do_go) */
  471. /* icache_enable(); */
  472. }
  473. /*
  474. * initialize higher level parts of CPU like timers
  475. */
  476. int cpu_init_r(void)
  477. {
  478. return (0);
  479. }
  480. void uart_port_conf(void)
  481. {
  482. /* Setup Ports: */
  483. switch (CFG_UART_PORT) {
  484. case 0:
  485. MCFGPIO_PUAPAR &= 0xFc;
  486. MCFGPIO_PUAPAR |= 0x03;
  487. break;
  488. case 1:
  489. MCFGPIO_PUAPAR &= 0xF3;
  490. MCFGPIO_PUAPAR |= 0x0C;
  491. break;
  492. case 2:
  493. MCFGPIO_PASPAR &= 0xFF0F;
  494. MCFGPIO_PASPAR |= 0x00A0;
  495. break;
  496. }
  497. }
  498. #endif
  499. #if defined(CONFIG_M5249)
  500. /*
  501. * Breath some life into the CPU...
  502. *
  503. * Set up the memory map,
  504. * initialize a bunch of registers,
  505. * initialize the UPM's
  506. */
  507. void cpu_init_f(void)
  508. {
  509. /*
  510. * NOTE: by setting the GPIO_FUNCTION registers, we ensure that the UART pins
  511. * (UART0: gpio 30,27, UART1: gpio 31, 28) will be used as UART pins
  512. * which is their primary function.
  513. * ~Jeremy
  514. */
  515. mbar2_writeLong(MCFSIM_GPIO_FUNC, CFG_GPIO_FUNC);
  516. mbar2_writeLong(MCFSIM_GPIO1_FUNC, CFG_GPIO1_FUNC);
  517. mbar2_writeLong(MCFSIM_GPIO_EN, CFG_GPIO_EN);
  518. mbar2_writeLong(MCFSIM_GPIO1_EN, CFG_GPIO1_EN);
  519. mbar2_writeLong(MCFSIM_GPIO_OUT, CFG_GPIO_OUT);
  520. mbar2_writeLong(MCFSIM_GPIO1_OUT, CFG_GPIO1_OUT);
  521. /*
  522. * dBug Compliance:
  523. * You can verify these values by using dBug's 'ird'
  524. * (Internal Register Display) command
  525. * ~Jeremy
  526. *
  527. */
  528. mbar_writeByte(MCFSIM_MPARK, 0x30); /* 5249 Internal Core takes priority over DMA */
  529. mbar_writeByte(MCFSIM_SYPCR, 0x00);
  530. mbar_writeByte(MCFSIM_SWIVR, 0x0f);
  531. mbar_writeByte(MCFSIM_SWSR, 0x00);
  532. mbar_writeLong(MCFSIM_IMR, 0xfffffbff);
  533. mbar_writeByte(MCFSIM_SWDICR, 0x00);
  534. mbar_writeByte(MCFSIM_TIMER1ICR, 0x00);
  535. mbar_writeByte(MCFSIM_TIMER2ICR, 0x88);
  536. mbar_writeByte(MCFSIM_I2CICR, 0x00);
  537. mbar_writeByte(MCFSIM_UART1ICR, 0x00);
  538. mbar_writeByte(MCFSIM_UART2ICR, 0x00);
  539. mbar_writeByte(MCFSIM_ICR6, 0x00);
  540. mbar_writeByte(MCFSIM_ICR7, 0x00);
  541. mbar_writeByte(MCFSIM_ICR8, 0x00);
  542. mbar_writeByte(MCFSIM_ICR9, 0x00);
  543. mbar_writeByte(MCFSIM_QSPIICR, 0x00);
  544. mbar2_writeLong(MCFSIM_GPIO_INT_EN, 0x00000080);
  545. mbar2_writeByte(MCFSIM_INTBASE, 0x40); /* Base interrupts at 64 */
  546. mbar2_writeByte(MCFSIM_SPURVEC, 0x00);
  547. mbar2_writeLong(MCFSIM_IDECONFIG1, 0x00000020); /* Enable a 1 cycle pre-drive cycle on CS1 */
  548. /* Setup interrupt priorities for gpio7 */
  549. /* mbar2_writeLong(MCFSIM_INTLEV5, 0x70000000); */
  550. /* IDE Config registers */
  551. mbar2_writeLong(MCFSIM_IDECONFIG1, 0x00000020);
  552. mbar2_writeLong(MCFSIM_IDECONFIG2, 0x00000000);
  553. /*
  554. * Setup chip selects...
  555. */
  556. mbar_writeShort(MCFSIM_CSAR1, CFG_CSAR1);
  557. mbar_writeShort(MCFSIM_CSCR1, CFG_CSCR1);
  558. mbar_writeLong(MCFSIM_CSMR1, CFG_CSMR1);
  559. mbar_writeShort(MCFSIM_CSAR0, CFG_CSAR0);
  560. mbar_writeShort(MCFSIM_CSCR0, CFG_CSCR0);
  561. mbar_writeLong(MCFSIM_CSMR0, CFG_CSMR0);
  562. /* enable instruction cache now */
  563. icache_enable();
  564. }
  565. /*
  566. * initialize higher level parts of CPU like timers
  567. */
  568. int cpu_init_r(void)
  569. {
  570. return (0);
  571. }
  572. void uart_port_conf(void)
  573. {
  574. /* Setup Ports: */
  575. switch (CFG_UART_PORT) {
  576. case 0:
  577. break;
  578. case 1:
  579. break;
  580. }
  581. }
  582. #endif /* #if defined(CONFIG_M5249) */