hw_data.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. /*
  2. *
  3. * HW data initialization for OMAP5
  4. *
  5. * (C) Copyright 2013
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Sricharan R <r.sricharan@ti.com>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <asm/arch/omap.h>
  30. #include <asm/arch/sys_proto.h>
  31. #include <asm/omap_common.h>
  32. #include <asm/arch/clocks.h>
  33. #include <asm/io.h>
  34. struct prcm_regs const **prcm =
  35. (struct prcm_regs const **) OMAP_SRAM_SCRATCH_PRCM_PTR;
  36. struct dplls const **dplls_data =
  37. (struct dplls const **) OMAP_SRAM_SCRATCH_DPLLS_PTR;
  38. static const struct dpll_params mpu_dpll_params_1_5ghz[NUM_SYS_CLKS] = {
  39. {125, 0, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  40. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  41. {625, 6, 1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  42. {625, 7, 1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  43. {750, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  44. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  45. {625, 15, 1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  46. };
  47. static const struct dpll_params mpu_dpll_params_2ghz[NUM_SYS_CLKS] = {
  48. {500, 2, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  49. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  50. {2024, 16, 1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  51. {625, 5, 1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  52. {1000, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  53. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  54. {625, 11, 1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  55. };
  56. static const struct dpll_params mpu_dpll_params_1100mhz[NUM_SYS_CLKS] = {
  57. {275, 2, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  58. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  59. {1375, 20, 1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  60. {1375, 23, 1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  61. {550, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  62. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  63. {1375, 47, 1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  64. };
  65. static const struct dpll_params mpu_dpll_params_800mhz[NUM_SYS_CLKS] = {
  66. {200, 2, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  67. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  68. {1000, 20, 1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  69. {375, 8, 1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  70. {400, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  71. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  72. {375, 17, 1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  73. };
  74. static const struct dpll_params mpu_dpll_params_400mhz[NUM_SYS_CLKS] = {
  75. {200, 2, 2, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  76. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  77. {1000, 20, 2, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  78. {375, 8, 2, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  79. {400, 12, 2, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  80. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  81. {375, 17, 2, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  82. };
  83. static const struct dpll_params mpu_dpll_params_550mhz[NUM_SYS_CLKS] = {
  84. {275, 2, 2, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  85. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  86. {1375, 20, 2, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  87. {1375, 23, 2, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  88. {550, 12, 2, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  89. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  90. {1375, 47, 2, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  91. };
  92. static const struct dpll_params
  93. core_dpll_params_2128mhz_ddr532[NUM_SYS_CLKS] = {
  94. {266, 2, 2, 5, 8, 4, 62, 5, 5, 7}, /* 12 MHz */
  95. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  96. {570, 8, 2, 5, 8, 4, 62, 5, 5, 7}, /* 16.8 MHz */
  97. {665, 11, 2, 5, 8, 4, 62, 5, 5, 7}, /* 19.2 MHz */
  98. {532, 12, 2, 5, 8, 4, 62, 5, 5, 7}, /* 26 MHz */
  99. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  100. {665, 23, 2, 5, 8, 4, 62, 5, 5, 7} /* 38.4 MHz */
  101. };
  102. static const struct dpll_params
  103. core_dpll_params_2128mhz_ddr266[NUM_SYS_CLKS] = {
  104. {266, 2, 4, 5, 8, 8, 62, 10, 10, 14}, /* 12 MHz */
  105. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  106. {570, 8, 4, 5, 8, 8, 62, 10, 10, 14}, /* 16.8 MHz */
  107. {665, 11, 4, 5, 8, 8, 62, 10, 10, 14}, /* 19.2 MHz */
  108. {532, 12, 4, 8, 8, 8, 62, 10, 10, 14}, /* 26 MHz */
  109. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  110. {665, 23, 4, 8, 8, 8, 62, 10, 10, 14} /* 38.4 MHz */
  111. };
  112. static const struct dpll_params per_dpll_params_768mhz[NUM_SYS_CLKS] = {
  113. {32, 0, 4, 3, 6, 4, -1, 2, -1, -1}, /* 12 MHz */
  114. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  115. {160, 6, 4, 3, 6, 4, -1, 2, -1, -1}, /* 16.8 MHz */
  116. {20, 0, 4, 3, 6, 4, -1, 2, -1, -1}, /* 19.2 MHz */
  117. {192, 12, 4, 3, 6, 4, -1, 2, -1, -1}, /* 26 MHz */
  118. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  119. {10, 0, 4, 3, 6, 4, -1, 2, -1, -1} /* 38.4 MHz */
  120. };
  121. static const struct dpll_params iva_dpll_params_2330mhz[NUM_SYS_CLKS] = {
  122. {1165, 11, -1, -1, 5, 6, -1, -1, -1, -1}, /* 12 MHz */
  123. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  124. {2011, 28, -1, -1, 5, 6, -1, -1, -1, -1}, /* 16.8 MHz */
  125. {1881, 30, -1, -1, 5, 6, -1, -1, -1, -1}, /* 19.2 MHz */
  126. {1165, 25, -1, -1, 5, 6, -1, -1, -1, -1}, /* 26 MHz */
  127. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  128. {1972, 64, -1, -1, 5, 6, -1, -1, -1, -1} /* 38.4 MHz */
  129. };
  130. /* ABE M & N values with sys_clk as source */
  131. static const struct dpll_params
  132. abe_dpll_params_sysclk_196608khz[NUM_SYS_CLKS] = {
  133. {49, 5, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  134. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  135. {35, 5, 1, 1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  136. {46, 8, 1, 1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  137. {34, 8, 1, 1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  138. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  139. {64, 24, 1, 1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  140. };
  141. /* ABE M & N values with 32K clock as source */
  142. static const struct dpll_params abe_dpll_params_32k_196608khz = {
  143. 750, 0, 1, 1, -1, -1, -1, -1, -1, -1
  144. };
  145. static const struct dpll_params usb_dpll_params_1920mhz[NUM_SYS_CLKS] = {
  146. {400, 4, 2, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  147. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  148. {400, 6, 2, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  149. {400, 7, 2, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  150. {480, 12, 2, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  151. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  152. {400, 15, 2, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  153. };
  154. struct dplls omap5_dplls_es1 = {
  155. .mpu = mpu_dpll_params_800mhz,
  156. .core = core_dpll_params_2128mhz_ddr532,
  157. .per = per_dpll_params_768mhz,
  158. .iva = iva_dpll_params_2330mhz,
  159. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  160. .abe = abe_dpll_params_sysclk_196608khz,
  161. #else
  162. .abe = &abe_dpll_params_32k_196608khz,
  163. #endif
  164. .usb = usb_dpll_params_1920mhz
  165. };
  166. /*
  167. * Enable essential clock domains, modules and
  168. * do some additional special settings needed
  169. */
  170. void enable_basic_clocks(void)
  171. {
  172. u32 const clk_domains_essential[] = {
  173. (*prcm)->cm_l4per_clkstctrl,
  174. (*prcm)->cm_l3init_clkstctrl,
  175. (*prcm)->cm_memif_clkstctrl,
  176. (*prcm)->cm_l4cfg_clkstctrl,
  177. 0
  178. };
  179. u32 const clk_modules_hw_auto_essential[] = {
  180. (*prcm)->cm_l3_2_gpmc_clkctrl,
  181. (*prcm)->cm_memif_emif_1_clkctrl,
  182. (*prcm)->cm_memif_emif_2_clkctrl,
  183. (*prcm)->cm_l4cfg_l4_cfg_clkctrl,
  184. (*prcm)->cm_wkup_gpio1_clkctrl,
  185. (*prcm)->cm_l4per_gpio2_clkctrl,
  186. (*prcm)->cm_l4per_gpio3_clkctrl,
  187. (*prcm)->cm_l4per_gpio4_clkctrl,
  188. (*prcm)->cm_l4per_gpio5_clkctrl,
  189. (*prcm)->cm_l4per_gpio6_clkctrl,
  190. 0
  191. };
  192. u32 const clk_modules_explicit_en_essential[] = {
  193. (*prcm)->cm_wkup_gptimer1_clkctrl,
  194. (*prcm)->cm_l3init_hsmmc1_clkctrl,
  195. (*prcm)->cm_l3init_hsmmc2_clkctrl,
  196. (*prcm)->cm_l4per_gptimer2_clkctrl,
  197. (*prcm)->cm_wkup_wdtimer2_clkctrl,
  198. (*prcm)->cm_l4per_uart3_clkctrl,
  199. (*prcm)->cm_l4per_i2c1_clkctrl,
  200. 0
  201. };
  202. /* Enable optional additional functional clock for GPIO4 */
  203. setbits_le32((*prcm)->cm_l4per_gpio4_clkctrl,
  204. GPIO4_CLKCTRL_OPTFCLKEN_MASK);
  205. /* Enable 96 MHz clock for MMC1 & MMC2 */
  206. setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
  207. HSMMC_CLKCTRL_CLKSEL_MASK);
  208. setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
  209. HSMMC_CLKCTRL_CLKSEL_MASK);
  210. /* Set the correct clock dividers for mmc */
  211. setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
  212. HSMMC_CLKCTRL_CLKSEL_DIV_MASK);
  213. setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
  214. HSMMC_CLKCTRL_CLKSEL_DIV_MASK);
  215. /* Select 32KHz clock as the source of GPTIMER1 */
  216. setbits_le32((*prcm)->cm_wkup_gptimer1_clkctrl,
  217. GPTIMER1_CLKCTRL_CLKSEL_MASK);
  218. do_enable_clocks(clk_domains_essential,
  219. clk_modules_hw_auto_essential,
  220. clk_modules_explicit_en_essential,
  221. 1);
  222. /* Select 384Mhz for GPU as its the POR for ES1.0 */
  223. setbits_le32((*prcm)->cm_sgx_sgx_clkctrl,
  224. CLKSEL_GPU_HYD_GCLK_MASK);
  225. setbits_le32((*prcm)->cm_sgx_sgx_clkctrl,
  226. CLKSEL_GPU_CORE_GCLK_MASK);
  227. /* Enable SCRM OPT clocks for PER and CORE dpll */
  228. setbits_le32((*prcm)->cm_wkupaon_scrm_clkctrl,
  229. OPTFCLKEN_SCRM_PER_MASK);
  230. setbits_le32((*prcm)->cm_wkupaon_scrm_clkctrl,
  231. OPTFCLKEN_SCRM_CORE_MASK);
  232. }
  233. void enable_basic_uboot_clocks(void)
  234. {
  235. u32 const clk_domains_essential[] = {
  236. 0
  237. };
  238. u32 const clk_modules_hw_auto_essential[] = {
  239. 0
  240. };
  241. u32 const clk_modules_explicit_en_essential[] = {
  242. (*prcm)->cm_l4per_mcspi1_clkctrl,
  243. (*prcm)->cm_l4per_i2c2_clkctrl,
  244. (*prcm)->cm_l4per_i2c3_clkctrl,
  245. (*prcm)->cm_l4per_i2c4_clkctrl,
  246. (*prcm)->cm_l3init_hsusbtll_clkctrl,
  247. (*prcm)->cm_l3init_hsusbhost_clkctrl,
  248. (*prcm)->cm_l3init_fsusb_clkctrl,
  249. 0
  250. };
  251. do_enable_clocks(clk_domains_essential,
  252. clk_modules_hw_auto_essential,
  253. clk_modules_explicit_en_essential,
  254. 1);
  255. }
  256. /*
  257. * Enable non-essential clock domains, modules and
  258. * do some additional special settings needed
  259. */
  260. void enable_non_essential_clocks(void)
  261. {
  262. u32 const clk_domains_non_essential[] = {
  263. (*prcm)->cm_mpu_m3_clkstctrl,
  264. (*prcm)->cm_ivahd_clkstctrl,
  265. (*prcm)->cm_dsp_clkstctrl,
  266. (*prcm)->cm_dss_clkstctrl,
  267. (*prcm)->cm_sgx_clkstctrl,
  268. (*prcm)->cm1_abe_clkstctrl,
  269. (*prcm)->cm_c2c_clkstctrl,
  270. (*prcm)->cm_cam_clkstctrl,
  271. (*prcm)->cm_dss_clkstctrl,
  272. (*prcm)->cm_sdma_clkstctrl,
  273. 0
  274. };
  275. u32 const clk_modules_hw_auto_non_essential[] = {
  276. (*prcm)->cm_mpu_m3_mpu_m3_clkctrl,
  277. (*prcm)->cm_ivahd_ivahd_clkctrl,
  278. (*prcm)->cm_ivahd_sl2_clkctrl,
  279. (*prcm)->cm_dsp_dsp_clkctrl,
  280. (*prcm)->cm_l3instr_l3_3_clkctrl,
  281. (*prcm)->cm_l3instr_l3_instr_clkctrl,
  282. (*prcm)->cm_l3instr_intrconn_wp1_clkctrl,
  283. (*prcm)->cm_l3init_hsi_clkctrl,
  284. (*prcm)->cm_l4per_hdq1w_clkctrl,
  285. 0
  286. };
  287. u32 const clk_modules_explicit_en_non_essential[] = {
  288. (*prcm)->cm1_abe_aess_clkctrl,
  289. (*prcm)->cm1_abe_pdm_clkctrl,
  290. (*prcm)->cm1_abe_dmic_clkctrl,
  291. (*prcm)->cm1_abe_mcasp_clkctrl,
  292. (*prcm)->cm1_abe_mcbsp1_clkctrl,
  293. (*prcm)->cm1_abe_mcbsp2_clkctrl,
  294. (*prcm)->cm1_abe_mcbsp3_clkctrl,
  295. (*prcm)->cm1_abe_slimbus_clkctrl,
  296. (*prcm)->cm1_abe_timer5_clkctrl,
  297. (*prcm)->cm1_abe_timer6_clkctrl,
  298. (*prcm)->cm1_abe_timer7_clkctrl,
  299. (*prcm)->cm1_abe_timer8_clkctrl,
  300. (*prcm)->cm1_abe_wdt3_clkctrl,
  301. (*prcm)->cm_l4per_gptimer9_clkctrl,
  302. (*prcm)->cm_l4per_gptimer10_clkctrl,
  303. (*prcm)->cm_l4per_gptimer11_clkctrl,
  304. (*prcm)->cm_l4per_gptimer3_clkctrl,
  305. (*prcm)->cm_l4per_gptimer4_clkctrl,
  306. (*prcm)->cm_l4per_mcspi2_clkctrl,
  307. (*prcm)->cm_l4per_mcspi3_clkctrl,
  308. (*prcm)->cm_l4per_mcspi4_clkctrl,
  309. (*prcm)->cm_l4per_mmcsd3_clkctrl,
  310. (*prcm)->cm_l4per_mmcsd4_clkctrl,
  311. (*prcm)->cm_l4per_mmcsd5_clkctrl,
  312. (*prcm)->cm_l4per_uart1_clkctrl,
  313. (*prcm)->cm_l4per_uart2_clkctrl,
  314. (*prcm)->cm_l4per_uart4_clkctrl,
  315. (*prcm)->cm_wkup_keyboard_clkctrl,
  316. (*prcm)->cm_wkup_wdtimer2_clkctrl,
  317. (*prcm)->cm_cam_iss_clkctrl,
  318. (*prcm)->cm_cam_fdif_clkctrl,
  319. (*prcm)->cm_dss_dss_clkctrl,
  320. (*prcm)->cm_sgx_sgx_clkctrl,
  321. 0
  322. };
  323. /* Enable optional functional clock for ISS */
  324. setbits_le32((*prcm)->cm_cam_iss_clkctrl, ISS_CLKCTRL_OPTFCLKEN_MASK);
  325. /* Enable all optional functional clocks of DSS */
  326. setbits_le32((*prcm)->cm_dss_dss_clkctrl, DSS_CLKCTRL_OPTFCLKEN_MASK);
  327. do_enable_clocks(clk_domains_non_essential,
  328. clk_modules_hw_auto_non_essential,
  329. clk_modules_explicit_en_non_essential,
  330. 0);
  331. /* Put camera module in no sleep mode */
  332. clrsetbits_le32((*prcm)->cm_cam_clkstctrl,
  333. MODULE_CLKCTRL_MODULEMODE_MASK,
  334. CD_CLKCTRL_CLKTRCTRL_NO_SLEEP <<
  335. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  336. }
  337. void hw_data_init(void)
  338. {
  339. u32 omap_rev = omap_revision();
  340. switch (omap_rev) {
  341. case OMAP5430_ES1_0:
  342. *prcm = &omap5_es1_prcm;
  343. *dplls_data = &omap5_dplls_es1;
  344. break;
  345. case OMAP5432_ES1_0:
  346. *prcm = &omap5_es1_prcm;
  347. *dplls_data = &omap5_dplls_es1;
  348. break;
  349. default:
  350. printf("\n INVALID OMAP REVISION ");
  351. }
  352. }