hw_data.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. *
  3. * HW data initialization for OMAP4
  4. *
  5. * (C) Copyright 2013
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Sricharan R <r.sricharan@ti.com>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <asm/arch/omap.h>
  30. #include <asm/arch/sys_proto.h>
  31. #include <asm/omap_common.h>
  32. #include <asm/arch/clocks.h>
  33. #include <asm/io.h>
  34. struct prcm_regs const **prcm =
  35. (struct prcm_regs const **) OMAP_SRAM_SCRATCH_PRCM_PTR;
  36. struct dplls const **dplls_data =
  37. (struct dplls const **) OMAP_SRAM_SCRATCH_DPLLS_PTR;
  38. /*
  39. * The M & N values in the following tables are created using the
  40. * following tool:
  41. * tools/omap/clocks_get_m_n.c
  42. * Please use this tool for creating the table for any new frequency.
  43. */
  44. /* dpll locked at 1400 MHz MPU clk at 700 MHz(OPP100) - DCC OFF */
  45. static const struct dpll_params mpu_dpll_params_1400mhz[NUM_SYS_CLKS] = {
  46. {175, 2, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  47. {700, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  48. {125, 2, 1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  49. {401, 10, 1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  50. {350, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  51. {700, 26, 1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  52. {638, 34, 1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  53. };
  54. /* dpll locked at 1584 MHz - MPU clk at 792 MHz(OPP Turbo 4430) */
  55. static const struct dpll_params mpu_dpll_params_1600mhz[NUM_SYS_CLKS] = {
  56. {200, 2, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  57. {800, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  58. {619, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  59. {125, 2, 1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  60. {400, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  61. {800, 26, 1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  62. {125, 5, 1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  63. };
  64. /* dpll locked at 1200 MHz - MPU clk at 600 MHz */
  65. static const struct dpll_params mpu_dpll_params_1200mhz[NUM_SYS_CLKS] = {
  66. {50, 0, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  67. {600, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  68. {250, 6, 1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  69. {125, 3, 1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  70. {300, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  71. {200, 8, 1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  72. {125, 7, 1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  73. };
  74. static const struct dpll_params core_dpll_params_1600mhz[NUM_SYS_CLKS] = {
  75. {200, 2, 1, 5, 8, 4, 6, 5, -1, -1}, /* 12 MHz */
  76. {800, 12, 1, 5, 8, 4, 6, 5, -1, -1}, /* 13 MHz */
  77. {619, 12, 1, 5, 8, 4, 6, 5, -1, -1}, /* 16.8 MHz */
  78. {125, 2, 1, 5, 8, 4, 6, 5, -1, -1}, /* 19.2 MHz */
  79. {400, 12, 1, 5, 8, 4, 6, 5, -1, -1}, /* 26 MHz */
  80. {800, 26, 1, 5, 8, 4, 6, 5, -1, -1}, /* 27 MHz */
  81. {125, 5, 1, 5, 8, 4, 6, 5, -1, -1} /* 38.4 MHz */
  82. };
  83. static const struct dpll_params core_dpll_params_es1_1524mhz[NUM_SYS_CLKS] = {
  84. {127, 1, 1, 5, 8, 4, 6, 5, -1, -1}, /* 12 MHz */
  85. {762, 12, 1, 5, 8, 4, 6, 5, -1, -1}, /* 13 MHz */
  86. {635, 13, 1, 5, 8, 4, 6, 5, -1, -1}, /* 16.8 MHz */
  87. {635, 15, 1, 5, 8, 4, 6, 5, -1, -1}, /* 19.2 MHz */
  88. {381, 12, 1, 5, 8, 4, 6, 5, -1, -1}, /* 26 MHz */
  89. {254, 8, 1, 5, 8, 4, 6, 5, -1, -1}, /* 27 MHz */
  90. {496, 24, 1, 5, 8, 4, 6, 5, -1, -1} /* 38.4 MHz */
  91. };
  92. static const struct dpll_params
  93. core_dpll_params_es2_1600mhz_ddr200mhz[NUM_SYS_CLKS] = {
  94. {200, 2, 2, 5, 8, 4, 6, 5, -1, -1}, /* 12 MHz */
  95. {800, 12, 2, 5, 8, 4, 6, 5, -1, -1}, /* 13 MHz */
  96. {619, 12, 2, 5, 8, 4, 6, 5, -1, -1}, /* 16.8 MHz */
  97. {125, 2, 2, 5, 8, 4, 6, 5, -1, -1}, /* 19.2 MHz */
  98. {400, 12, 2, 5, 8, 4, 6, 5, -1, -1}, /* 26 MHz */
  99. {800, 26, 2, 5, 8, 4, 6, 5, -1, -1}, /* 27 MHz */
  100. {125, 5, 2, 5, 8, 4, 6, 5, -1, -1} /* 38.4 MHz */
  101. };
  102. static const struct dpll_params per_dpll_params_1536mhz[NUM_SYS_CLKS] = {
  103. {64, 0, 8, 6, 12, 9, 4, 5, -1, -1}, /* 12 MHz */
  104. {768, 12, 8, 6, 12, 9, 4, 5, -1, -1}, /* 13 MHz */
  105. {320, 6, 8, 6, 12, 9, 4, 5, -1, -1}, /* 16.8 MHz */
  106. {40, 0, 8, 6, 12, 9, 4, 5, -1, -1}, /* 19.2 MHz */
  107. {384, 12, 8, 6, 12, 9, 4, 5, -1, -1}, /* 26 MHz */
  108. {256, 8, 8, 6, 12, 9, 4, 5, -1, -1}, /* 27 MHz */
  109. {20, 0, 8, 6, 12, 9, 4, 5, -1, -1} /* 38.4 MHz */
  110. };
  111. static const struct dpll_params iva_dpll_params_1862mhz[NUM_SYS_CLKS] = {
  112. {931, 11, -1, -1, 4, 7, -1, -1, -1, -1}, /* 12 MHz */
  113. {931, 12, -1, -1, 4, 7, -1, -1, -1, -1}, /* 13 MHz */
  114. {665, 11, -1, -1, 4, 7, -1, -1, -1, -1}, /* 16.8 MHz */
  115. {727, 14, -1, -1, 4, 7, -1, -1, -1, -1}, /* 19.2 MHz */
  116. {931, 25, -1, -1, 4, 7, -1, -1, -1, -1}, /* 26 MHz */
  117. {931, 26, -1, -1, 4, 7, -1, -1, -1, -1}, /* 27 MHz */
  118. {291, 11, -1, -1, 4, 7, -1, -1, -1, -1} /* 38.4 MHz */
  119. };
  120. /* ABE M & N values with sys_clk as source */
  121. static const struct dpll_params
  122. abe_dpll_params_sysclk_196608khz[NUM_SYS_CLKS] = {
  123. {49, 5, 1, 1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  124. {68, 8, 1, 1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  125. {35, 5, 1, 1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  126. {46, 8, 1, 1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  127. {34, 8, 1, 1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  128. {29, 7, 1, 1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  129. {64, 24, 1, 1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  130. };
  131. /* ABE M & N values with 32K clock as source */
  132. static const struct dpll_params abe_dpll_params_32k_196608khz = {
  133. 750, 0, 1, 1, -1, -1, -1, -1, -1, -1
  134. };
  135. static const struct dpll_params usb_dpll_params_1920mhz[NUM_SYS_CLKS] = {
  136. {80, 0, 2, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  137. {960, 12, 2, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  138. {400, 6, 2, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  139. {50, 0, 2, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  140. {480, 12, 2, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  141. {320, 8, 2, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  142. {25, 0, 2, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  143. };
  144. struct dplls omap4430_dplls_es1 = {
  145. .mpu = mpu_dpll_params_1200mhz,
  146. .core = core_dpll_params_es1_1524mhz,
  147. .per = per_dpll_params_1536mhz,
  148. .iva = iva_dpll_params_1862mhz,
  149. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  150. .abe = abe_dpll_params_sysclk_196608khz,
  151. #else
  152. .abe = &abe_dpll_params_32k_196608khz,
  153. #endif
  154. .usb = usb_dpll_params_1920mhz
  155. };
  156. struct dplls omap4430_dplls = {
  157. .mpu = mpu_dpll_params_1600mhz,
  158. .core = core_dpll_params_es2_1600mhz_ddr200mhz,
  159. .per = per_dpll_params_1536mhz,
  160. .iva = iva_dpll_params_1862mhz,
  161. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  162. .abe = abe_dpll_params_sysclk_196608khz,
  163. #else
  164. .abe = &abe_dpll_params_32k_196608khz,
  165. #endif
  166. .usb = usb_dpll_params_1920mhz
  167. };
  168. struct dplls omap4460_dplls = {
  169. .mpu = mpu_dpll_params_1400mhz,
  170. .core = core_dpll_params_1600mhz,
  171. .per = per_dpll_params_1536mhz,
  172. .iva = iva_dpll_params_1862mhz,
  173. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  174. .abe = abe_dpll_params_sysclk_196608khz,
  175. #else
  176. .abe = &abe_dpll_params_32k_196608khz,
  177. #endif
  178. .usb = usb_dpll_params_1920mhz
  179. };
  180. /*
  181. * Enable essential clock domains, modules and
  182. * do some additional special settings needed
  183. */
  184. void enable_basic_clocks(void)
  185. {
  186. u32 const clk_domains_essential[] = {
  187. (*prcm)->cm_l4per_clkstctrl,
  188. (*prcm)->cm_l3init_clkstctrl,
  189. (*prcm)->cm_memif_clkstctrl,
  190. (*prcm)->cm_l4cfg_clkstctrl,
  191. 0
  192. };
  193. u32 const clk_modules_hw_auto_essential[] = {
  194. (*prcm)->cm_l3_2_gpmc_clkctrl,
  195. (*prcm)->cm_memif_emif_1_clkctrl,
  196. (*prcm)->cm_memif_emif_2_clkctrl,
  197. (*prcm)->cm_l4cfg_l4_cfg_clkctrl,
  198. (*prcm)->cm_wkup_gpio1_clkctrl,
  199. (*prcm)->cm_l4per_gpio2_clkctrl,
  200. (*prcm)->cm_l4per_gpio3_clkctrl,
  201. (*prcm)->cm_l4per_gpio4_clkctrl,
  202. (*prcm)->cm_l4per_gpio5_clkctrl,
  203. (*prcm)->cm_l4per_gpio6_clkctrl,
  204. 0
  205. };
  206. u32 const clk_modules_explicit_en_essential[] = {
  207. (*prcm)->cm_wkup_gptimer1_clkctrl,
  208. (*prcm)->cm_l3init_hsmmc1_clkctrl,
  209. (*prcm)->cm_l3init_hsmmc2_clkctrl,
  210. (*prcm)->cm_l4per_gptimer2_clkctrl,
  211. (*prcm)->cm_wkup_wdtimer2_clkctrl,
  212. (*prcm)->cm_l4per_uart3_clkctrl,
  213. 0
  214. };
  215. /* Enable optional additional functional clock for GPIO4 */
  216. setbits_le32((*prcm)->cm_l4per_gpio4_clkctrl,
  217. GPIO4_CLKCTRL_OPTFCLKEN_MASK);
  218. /* Enable 96 MHz clock for MMC1 & MMC2 */
  219. setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
  220. HSMMC_CLKCTRL_CLKSEL_MASK);
  221. setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
  222. HSMMC_CLKCTRL_CLKSEL_MASK);
  223. /* Select 32KHz clock as the source of GPTIMER1 */
  224. setbits_le32((*prcm)->cm_wkup_gptimer1_clkctrl,
  225. GPTIMER1_CLKCTRL_CLKSEL_MASK);
  226. /* Enable optional 48M functional clock for USB PHY */
  227. setbits_le32((*prcm)->cm_l3init_usbphy_clkctrl,
  228. USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK);
  229. do_enable_clocks(clk_domains_essential,
  230. clk_modules_hw_auto_essential,
  231. clk_modules_explicit_en_essential,
  232. 1);
  233. }
  234. void enable_basic_uboot_clocks(void)
  235. {
  236. u32 const clk_domains_essential[] = {
  237. 0
  238. };
  239. u32 const clk_modules_hw_auto_essential[] = {
  240. (*prcm)->cm_l3init_hsusbotg_clkctrl,
  241. (*prcm)->cm_l3init_usbphy_clkctrl,
  242. (*prcm)->cm_l3init_usbphy_clkctrl,
  243. (*prcm)->cm_clksel_usb_60mhz,
  244. (*prcm)->cm_l3init_hsusbtll_clkctrl,
  245. 0
  246. };
  247. u32 const clk_modules_explicit_en_essential[] = {
  248. (*prcm)->cm_l4per_mcspi1_clkctrl,
  249. (*prcm)->cm_l4per_i2c1_clkctrl,
  250. (*prcm)->cm_l4per_i2c2_clkctrl,
  251. (*prcm)->cm_l4per_i2c3_clkctrl,
  252. (*prcm)->cm_l4per_i2c4_clkctrl,
  253. (*prcm)->cm_l3init_hsusbhost_clkctrl,
  254. 0
  255. };
  256. do_enable_clocks(clk_domains_essential,
  257. clk_modules_hw_auto_essential,
  258. clk_modules_explicit_en_essential,
  259. 1);
  260. }
  261. /*
  262. * Enable non-essential clock domains, modules and
  263. * do some additional special settings needed
  264. */
  265. void enable_non_essential_clocks(void)
  266. {
  267. u32 const clk_domains_non_essential[] = {
  268. (*prcm)->cm_mpu_m3_clkstctrl,
  269. (*prcm)->cm_ivahd_clkstctrl,
  270. (*prcm)->cm_dsp_clkstctrl,
  271. (*prcm)->cm_dss_clkstctrl,
  272. (*prcm)->cm_sgx_clkstctrl,
  273. (*prcm)->cm1_abe_clkstctrl,
  274. (*prcm)->cm_c2c_clkstctrl,
  275. (*prcm)->cm_cam_clkstctrl,
  276. (*prcm)->cm_dss_clkstctrl,
  277. (*prcm)->cm_sdma_clkstctrl,
  278. 0
  279. };
  280. u32 const clk_modules_hw_auto_non_essential[] = {
  281. (*prcm)->cm_l3instr_l3_3_clkctrl,
  282. (*prcm)->cm_l3instr_l3_instr_clkctrl,
  283. (*prcm)->cm_l3instr_intrconn_wp1_clkctrl,
  284. (*prcm)->cm_l3init_hsi_clkctrl,
  285. 0
  286. };
  287. u32 const clk_modules_explicit_en_non_essential[] = {
  288. (*prcm)->cm1_abe_aess_clkctrl,
  289. (*prcm)->cm1_abe_pdm_clkctrl,
  290. (*prcm)->cm1_abe_dmic_clkctrl,
  291. (*prcm)->cm1_abe_mcasp_clkctrl,
  292. (*prcm)->cm1_abe_mcbsp1_clkctrl,
  293. (*prcm)->cm1_abe_mcbsp2_clkctrl,
  294. (*prcm)->cm1_abe_mcbsp3_clkctrl,
  295. (*prcm)->cm1_abe_slimbus_clkctrl,
  296. (*prcm)->cm1_abe_timer5_clkctrl,
  297. (*prcm)->cm1_abe_timer6_clkctrl,
  298. (*prcm)->cm1_abe_timer7_clkctrl,
  299. (*prcm)->cm1_abe_timer8_clkctrl,
  300. (*prcm)->cm1_abe_wdt3_clkctrl,
  301. (*prcm)->cm_l4per_gptimer9_clkctrl,
  302. (*prcm)->cm_l4per_gptimer10_clkctrl,
  303. (*prcm)->cm_l4per_gptimer11_clkctrl,
  304. (*prcm)->cm_l4per_gptimer3_clkctrl,
  305. (*prcm)->cm_l4per_gptimer4_clkctrl,
  306. (*prcm)->cm_l4per_hdq1w_clkctrl,
  307. (*prcm)->cm_l4per_mcbsp4_clkctrl,
  308. (*prcm)->cm_l4per_mcspi2_clkctrl,
  309. (*prcm)->cm_l4per_mcspi3_clkctrl,
  310. (*prcm)->cm_l4per_mcspi4_clkctrl,
  311. (*prcm)->cm_l4per_mmcsd3_clkctrl,
  312. (*prcm)->cm_l4per_mmcsd4_clkctrl,
  313. (*prcm)->cm_l4per_mmcsd5_clkctrl,
  314. (*prcm)->cm_l4per_uart1_clkctrl,
  315. (*prcm)->cm_l4per_uart2_clkctrl,
  316. (*prcm)->cm_l4per_uart4_clkctrl,
  317. (*prcm)->cm_wkup_keyboard_clkctrl,
  318. (*prcm)->cm_wkup_wdtimer2_clkctrl,
  319. (*prcm)->cm_cam_iss_clkctrl,
  320. (*prcm)->cm_cam_fdif_clkctrl,
  321. (*prcm)->cm_dss_dss_clkctrl,
  322. (*prcm)->cm_sgx_sgx_clkctrl,
  323. 0
  324. };
  325. /* Enable optional functional clock for ISS */
  326. setbits_le32((*prcm)->cm_cam_iss_clkctrl, ISS_CLKCTRL_OPTFCLKEN_MASK);
  327. /* Enable all optional functional clocks of DSS */
  328. setbits_le32((*prcm)->cm_dss_dss_clkctrl, DSS_CLKCTRL_OPTFCLKEN_MASK);
  329. do_enable_clocks(clk_domains_non_essential,
  330. clk_modules_hw_auto_non_essential,
  331. clk_modules_explicit_en_non_essential,
  332. 0);
  333. /* Put camera module in no sleep mode */
  334. clrsetbits_le32((*prcm)->cm_cam_clkstctrl,
  335. MODULE_CLKCTRL_MODULEMODE_MASK,
  336. CD_CLKCTRL_CLKTRCTRL_NO_SLEEP <<
  337. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  338. }
  339. void hw_data_init(void)
  340. {
  341. u32 omap_rev = omap_revision();
  342. (*prcm) = &omap4_prcm;
  343. switch (omap_rev) {
  344. case OMAP4430_ES1_0:
  345. *dplls_data = &omap4430_dplls_es1;
  346. break;
  347. case OMAP4430_ES2_0:
  348. case OMAP4430_ES2_1:
  349. case OMAP4430_ES2_2:
  350. case OMAP4430_ES2_3:
  351. *dplls_data = &omap4430_dplls;
  352. break;
  353. case OMAP4460_ES1_0:
  354. case OMAP4460_ES1_1:
  355. *dplls_data = &omap4460_dplls;
  356. break;
  357. default:
  358. printf("\n INVALID OMAP REVISION ");
  359. }
  360. }