clocks-common.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672
  1. /*
  2. *
  3. * Clock initialization for OMAP4
  4. *
  5. * (C) Copyright 2010
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Aneesh V <aneesh@ti.com>
  9. *
  10. * Based on previous work by:
  11. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  12. * Rajendra Nayak <rnayak@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. #include <asm/omap_common.h>
  34. #include <asm/gpio.h>
  35. #include <asm/arch/clocks.h>
  36. #include <asm/arch/sys_proto.h>
  37. #include <asm/utils.h>
  38. #include <asm/omap_gpio.h>
  39. #include <asm/emif.h>
  40. #ifndef CONFIG_SPL_BUILD
  41. /*
  42. * printing to console doesn't work unless
  43. * this code is executed from SPL
  44. */
  45. #define printf(fmt, args...)
  46. #define puts(s)
  47. #endif
  48. const u32 sys_clk_array[8] = {
  49. 12000000, /* 12 MHz */
  50. 13000000, /* 13 MHz */
  51. 16800000, /* 16.8 MHz */
  52. 19200000, /* 19.2 MHz */
  53. 26000000, /* 26 MHz */
  54. 27000000, /* 27 MHz */
  55. 38400000, /* 38.4 MHz */
  56. };
  57. static inline u32 __get_sys_clk_index(void)
  58. {
  59. u32 ind;
  60. /*
  61. * For ES1 the ROM code calibration of sys clock is not reliable
  62. * due to hw issue. So, use hard-coded value. If this value is not
  63. * correct for any board over-ride this function in board file
  64. * From ES2.0 onwards you will get this information from
  65. * CM_SYS_CLKSEL
  66. */
  67. if (omap_revision() == OMAP4430_ES1_0)
  68. ind = OMAP_SYS_CLK_IND_38_4_MHZ;
  69. else {
  70. /* SYS_CLKSEL - 1 to match the dpll param array indices */
  71. ind = (readl((*prcm)->cm_sys_clksel) &
  72. CM_SYS_CLKSEL_SYS_CLKSEL_MASK) - 1;
  73. }
  74. return ind;
  75. }
  76. u32 get_sys_clk_index(void)
  77. __attribute__ ((weak, alias("__get_sys_clk_index")));
  78. u32 get_sys_clk_freq(void)
  79. {
  80. u8 index = get_sys_clk_index();
  81. return sys_clk_array[index];
  82. }
  83. void setup_post_dividers(u32 const base, const struct dpll_params *params)
  84. {
  85. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  86. /* Setup post-dividers */
  87. if (params->m2 >= 0)
  88. writel(params->m2, &dpll_regs->cm_div_m2_dpll);
  89. if (params->m3 >= 0)
  90. writel(params->m3, &dpll_regs->cm_div_m3_dpll);
  91. if (params->m4_h11 >= 0)
  92. writel(params->m4_h11, &dpll_regs->cm_div_m4_h11_dpll);
  93. if (params->m5_h12 >= 0)
  94. writel(params->m5_h12, &dpll_regs->cm_div_m5_h12_dpll);
  95. if (params->m6_h13 >= 0)
  96. writel(params->m6_h13, &dpll_regs->cm_div_m6_h13_dpll);
  97. if (params->m7_h14 >= 0)
  98. writel(params->m7_h14, &dpll_regs->cm_div_m7_h14_dpll);
  99. if (params->h22 >= 0)
  100. writel(params->h22, &dpll_regs->cm_div_h22_dpll);
  101. if (params->h23 >= 0)
  102. writel(params->h23, &dpll_regs->cm_div_h23_dpll);
  103. }
  104. static inline void do_bypass_dpll(u32 const base)
  105. {
  106. struct dpll_regs *dpll_regs = (struct dpll_regs *)base;
  107. clrsetbits_le32(&dpll_regs->cm_clkmode_dpll,
  108. CM_CLKMODE_DPLL_DPLL_EN_MASK,
  109. DPLL_EN_FAST_RELOCK_BYPASS <<
  110. CM_CLKMODE_DPLL_EN_SHIFT);
  111. }
  112. static inline void wait_for_bypass(u32 const base)
  113. {
  114. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  115. if (!wait_on_value(ST_DPLL_CLK_MASK, 0, &dpll_regs->cm_idlest_dpll,
  116. LDELAY)) {
  117. printf("Bypassing DPLL failed %x\n", base);
  118. }
  119. }
  120. static inline void do_lock_dpll(u32 const base)
  121. {
  122. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  123. clrsetbits_le32(&dpll_regs->cm_clkmode_dpll,
  124. CM_CLKMODE_DPLL_DPLL_EN_MASK,
  125. DPLL_EN_LOCK << CM_CLKMODE_DPLL_EN_SHIFT);
  126. }
  127. static inline void wait_for_lock(u32 const base)
  128. {
  129. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  130. if (!wait_on_value(ST_DPLL_CLK_MASK, ST_DPLL_CLK_MASK,
  131. &dpll_regs->cm_idlest_dpll, LDELAY)) {
  132. printf("DPLL locking failed for %x\n", base);
  133. hang();
  134. }
  135. }
  136. inline u32 check_for_lock(u32 const base)
  137. {
  138. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  139. u32 lock = readl(&dpll_regs->cm_idlest_dpll) & ST_DPLL_CLK_MASK;
  140. return lock;
  141. }
  142. const struct dpll_params *get_mpu_dpll_params(struct dplls const *dpll_data)
  143. {
  144. u32 sysclk_ind = get_sys_clk_index();
  145. return &dpll_data->mpu[sysclk_ind];
  146. }
  147. const struct dpll_params *get_core_dpll_params(struct dplls const *dpll_data)
  148. {
  149. u32 sysclk_ind = get_sys_clk_index();
  150. return &dpll_data->core[sysclk_ind];
  151. }
  152. const struct dpll_params *get_per_dpll_params(struct dplls const *dpll_data)
  153. {
  154. u32 sysclk_ind = get_sys_clk_index();
  155. return &dpll_data->per[sysclk_ind];
  156. }
  157. const struct dpll_params *get_iva_dpll_params(struct dplls const *dpll_data)
  158. {
  159. u32 sysclk_ind = get_sys_clk_index();
  160. return &dpll_data->iva[sysclk_ind];
  161. }
  162. const struct dpll_params *get_usb_dpll_params(struct dplls const *dpll_data)
  163. {
  164. u32 sysclk_ind = get_sys_clk_index();
  165. return &dpll_data->usb[sysclk_ind];
  166. }
  167. const struct dpll_params *get_abe_dpll_params(struct dplls const *dpll_data)
  168. {
  169. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  170. u32 sysclk_ind = get_sys_clk_index();
  171. return &dpll_data->abe[sysclk_ind];
  172. #else
  173. return dpll_data->abe;
  174. #endif
  175. }
  176. static void do_setup_dpll(u32 const base, const struct dpll_params *params,
  177. u8 lock, char *dpll)
  178. {
  179. u32 temp, M, N;
  180. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  181. temp = readl(&dpll_regs->cm_clksel_dpll);
  182. if (check_for_lock(base)) {
  183. /*
  184. * The Dpll has already been locked by rom code using CH.
  185. * Check if M,N are matching with Ideal nominal opp values.
  186. * If matches, skip the rest otherwise relock.
  187. */
  188. M = (temp & CM_CLKSEL_DPLL_M_MASK) >> CM_CLKSEL_DPLL_M_SHIFT;
  189. N = (temp & CM_CLKSEL_DPLL_N_MASK) >> CM_CLKSEL_DPLL_N_SHIFT;
  190. if ((M != (params->m)) || (N != (params->n))) {
  191. debug("\n %s Dpll locked, but not for ideal M = %d,"
  192. "N = %d values, current values are M = %d,"
  193. "N= %d" , dpll, params->m, params->n,
  194. M, N);
  195. } else {
  196. /* Dpll locked with ideal values for nominal opps. */
  197. debug("\n %s Dpll already locked with ideal"
  198. "nominal opp values", dpll);
  199. goto setup_post_dividers;
  200. }
  201. }
  202. bypass_dpll(base);
  203. /* Set M & N */
  204. temp &= ~CM_CLKSEL_DPLL_M_MASK;
  205. temp |= (params->m << CM_CLKSEL_DPLL_M_SHIFT) & CM_CLKSEL_DPLL_M_MASK;
  206. temp &= ~CM_CLKSEL_DPLL_N_MASK;
  207. temp |= (params->n << CM_CLKSEL_DPLL_N_SHIFT) & CM_CLKSEL_DPLL_N_MASK;
  208. writel(temp, &dpll_regs->cm_clksel_dpll);
  209. /* Lock */
  210. if (lock)
  211. do_lock_dpll(base);
  212. setup_post_dividers:
  213. setup_post_dividers(base, params);
  214. /* Wait till the DPLL locks */
  215. if (lock)
  216. wait_for_lock(base);
  217. }
  218. u32 omap_ddr_clk(void)
  219. {
  220. u32 ddr_clk, sys_clk_khz, omap_rev, divider;
  221. const struct dpll_params *core_dpll_params;
  222. omap_rev = omap_revision();
  223. sys_clk_khz = get_sys_clk_freq() / 1000;
  224. core_dpll_params = get_core_dpll_params(*dplls_data);
  225. debug("sys_clk %d\n ", sys_clk_khz * 1000);
  226. /* Find Core DPLL locked frequency first */
  227. ddr_clk = sys_clk_khz * 2 * core_dpll_params->m /
  228. (core_dpll_params->n + 1);
  229. if (omap_rev < OMAP5430_ES1_0) {
  230. /*
  231. * DDR frequency is PHY_ROOT_CLK/2
  232. * PHY_ROOT_CLK = Fdpll/2/M2
  233. */
  234. divider = 4;
  235. } else {
  236. /*
  237. * DDR frequency is PHY_ROOT_CLK
  238. * PHY_ROOT_CLK = Fdpll/2/M2
  239. */
  240. divider = 2;
  241. }
  242. ddr_clk = ddr_clk / divider / core_dpll_params->m2;
  243. ddr_clk *= 1000; /* convert to Hz */
  244. debug("ddr_clk %d\n ", ddr_clk);
  245. return ddr_clk;
  246. }
  247. /*
  248. * Lock MPU dpll
  249. *
  250. * Resulting MPU frequencies:
  251. * 4430 ES1.0 : 600 MHz
  252. * 4430 ES2.x : 792 MHz (OPP Turbo)
  253. * 4460 : 920 MHz (OPP Turbo) - DCC disabled
  254. */
  255. void configure_mpu_dpll(void)
  256. {
  257. const struct dpll_params *params;
  258. struct dpll_regs *mpu_dpll_regs;
  259. u32 omap_rev;
  260. omap_rev = omap_revision();
  261. /*
  262. * DCC and clock divider settings for 4460.
  263. * DCC is required, if more than a certain frequency is required.
  264. * For, 4460 > 1GHZ.
  265. * 5430 > 1.4GHZ.
  266. */
  267. if ((omap_rev >= OMAP4460_ES1_0) && (omap_rev < OMAP5430_ES1_0)) {
  268. mpu_dpll_regs =
  269. (struct dpll_regs *)((*prcm)->cm_clkmode_dpll_mpu);
  270. bypass_dpll((*prcm)->cm_clkmode_dpll_mpu);
  271. clrbits_le32((*prcm)->cm_mpu_mpu_clkctrl,
  272. MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK);
  273. setbits_le32((*prcm)->cm_mpu_mpu_clkctrl,
  274. MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK);
  275. clrbits_le32(&mpu_dpll_regs->cm_clksel_dpll,
  276. CM_CLKSEL_DCC_EN_MASK);
  277. }
  278. setbits_le32((*prcm)->cm_mpu_mpu_clkctrl,
  279. MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK);
  280. setbits_le32((*prcm)->cm_mpu_mpu_clkctrl,
  281. MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK);
  282. params = get_mpu_dpll_params(*dplls_data);
  283. do_setup_dpll((*prcm)->cm_clkmode_dpll_mpu, params, DPLL_LOCK, "mpu");
  284. debug("MPU DPLL locked\n");
  285. }
  286. #ifdef CONFIG_USB_EHCI_OMAP
  287. static void setup_usb_dpll(void)
  288. {
  289. const struct dpll_params *params;
  290. u32 sys_clk_khz, sd_div, num, den;
  291. sys_clk_khz = get_sys_clk_freq() / 1000;
  292. /*
  293. * USB:
  294. * USB dpll is J-type. Need to set DPLL_SD_DIV for jitter correction
  295. * DPLL_SD_DIV = CEILING ([DPLL_MULT/(DPLL_DIV+1)]* CLKINP / 250)
  296. * - where CLKINP is sys_clk in MHz
  297. * Use CLKINP in KHz and adjust the denominator accordingly so
  298. * that we have enough accuracy and at the same time no overflow
  299. */
  300. params = get_usb_dpll_params(*dplls_data);
  301. num = params->m * sys_clk_khz;
  302. den = (params->n + 1) * 250 * 1000;
  303. num += den - 1;
  304. sd_div = num / den;
  305. clrsetbits_le32((*prcm)->cm_clksel_dpll_usb,
  306. CM_CLKSEL_DPLL_DPLL_SD_DIV_MASK,
  307. sd_div << CM_CLKSEL_DPLL_DPLL_SD_DIV_SHIFT);
  308. /* Now setup the dpll with the regular function */
  309. do_setup_dpll((*prcm)->cm_clkmode_dpll_usb, params, DPLL_LOCK, "usb");
  310. }
  311. #endif
  312. static void setup_dplls(void)
  313. {
  314. u32 temp;
  315. const struct dpll_params *params;
  316. debug("setup_dplls\n");
  317. /* CORE dpll */
  318. params = get_core_dpll_params(*dplls_data); /* default - safest */
  319. /*
  320. * Do not lock the core DPLL now. Just set it up.
  321. * Core DPLL will be locked after setting up EMIF
  322. * using the FREQ_UPDATE method(freq_update_core())
  323. */
  324. if (emif_sdram_type() == EMIF_SDRAM_TYPE_LPDDR2)
  325. do_setup_dpll((*prcm)->cm_clkmode_dpll_core, params,
  326. DPLL_NO_LOCK, "core");
  327. else
  328. do_setup_dpll((*prcm)->cm_clkmode_dpll_core, params,
  329. DPLL_LOCK, "core");
  330. /* Set the ratios for CORE_CLK, L3_CLK, L4_CLK */
  331. temp = (CLKSEL_CORE_X2_DIV_1 << CLKSEL_CORE_SHIFT) |
  332. (CLKSEL_L3_CORE_DIV_2 << CLKSEL_L3_SHIFT) |
  333. (CLKSEL_L4_L3_DIV_2 << CLKSEL_L4_SHIFT);
  334. writel(temp, (*prcm)->cm_clksel_core);
  335. debug("Core DPLL configured\n");
  336. /* lock PER dpll */
  337. params = get_per_dpll_params(*dplls_data);
  338. do_setup_dpll((*prcm)->cm_clkmode_dpll_per,
  339. params, DPLL_LOCK, "per");
  340. debug("PER DPLL locked\n");
  341. /* MPU dpll */
  342. configure_mpu_dpll();
  343. #ifdef CONFIG_USB_EHCI_OMAP
  344. setup_usb_dpll();
  345. #endif
  346. }
  347. #ifdef CONFIG_SYS_CLOCKS_ENABLE_ALL
  348. static void setup_non_essential_dplls(void)
  349. {
  350. u32 abe_ref_clk;
  351. const struct dpll_params *params;
  352. /* IVA */
  353. clrsetbits_le32((*prcm)->cm_bypclk_dpll_iva,
  354. CM_BYPCLK_DPLL_IVA_CLKSEL_MASK, DPLL_IVA_CLKSEL_CORE_X2_DIV_2);
  355. params = get_iva_dpll_params(*dplls_data);
  356. do_setup_dpll((*prcm)->cm_clkmode_dpll_iva, params, DPLL_LOCK, "iva");
  357. /* Configure ABE dpll */
  358. params = get_abe_dpll_params(*dplls_data);
  359. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  360. abe_ref_clk = CM_ABE_PLL_REF_CLKSEL_CLKSEL_SYSCLK;
  361. #else
  362. abe_ref_clk = CM_ABE_PLL_REF_CLKSEL_CLKSEL_32KCLK;
  363. /*
  364. * We need to enable some additional options to achieve
  365. * 196.608MHz from 32768 Hz
  366. */
  367. setbits_le32((*prcm)->cm_clkmode_dpll_abe,
  368. CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK|
  369. CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK|
  370. CM_CLKMODE_DPLL_LPMODE_EN_MASK|
  371. CM_CLKMODE_DPLL_REGM4XEN_MASK);
  372. /* Spend 4 REFCLK cycles at each stage */
  373. clrsetbits_le32((*prcm)->cm_clkmode_dpll_abe,
  374. CM_CLKMODE_DPLL_RAMP_RATE_MASK,
  375. 1 << CM_CLKMODE_DPLL_RAMP_RATE_SHIFT);
  376. #endif
  377. /* Select the right reference clk */
  378. clrsetbits_le32((*prcm)->cm_abe_pll_ref_clksel,
  379. CM_ABE_PLL_REF_CLKSEL_CLKSEL_MASK,
  380. abe_ref_clk << CM_ABE_PLL_REF_CLKSEL_CLKSEL_SHIFT);
  381. /* Lock the dpll */
  382. do_setup_dpll((*prcm)->cm_clkmode_dpll_abe, params, DPLL_LOCK, "abe");
  383. }
  384. #endif
  385. void do_scale_tps62361(int gpio, u32 reg, u32 volt_mv)
  386. {
  387. u32 step;
  388. int ret = 0;
  389. /* See if we can first get the GPIO if needed */
  390. if (gpio >= 0)
  391. ret = gpio_request(gpio, "TPS62361_VSEL0_GPIO");
  392. if (ret < 0) {
  393. printf("%s: gpio %d request failed %d\n", __func__, gpio, ret);
  394. gpio = -1;
  395. }
  396. /* Pull the GPIO low to select SET0 register, while we program SET1 */
  397. if (gpio >= 0)
  398. gpio_direction_output(gpio, 0);
  399. step = volt_mv - TPS62361_BASE_VOLT_MV;
  400. step /= 10;
  401. debug("do_scale_tps62361: volt - %d step - 0x%x\n", volt_mv, step);
  402. if (omap_vc_bypass_send_value(TPS62361_I2C_SLAVE_ADDR, reg, step))
  403. puts("Scaling voltage failed for vdd_mpu from TPS\n");
  404. /* Pull the GPIO high to select SET1 register */
  405. if (gpio >= 0)
  406. gpio_direction_output(gpio, 1);
  407. }
  408. void do_scale_vcore(u32 vcore_reg, u32 volt_mv)
  409. {
  410. u32 offset_code;
  411. u32 offset = volt_mv;
  412. /* convert to uV for better accuracy in the calculations */
  413. offset *= 1000;
  414. offset_code = get_offset_code(offset);
  415. debug("do_scale_vcore: volt - %d offset_code - 0x%x\n", volt_mv,
  416. offset_code);
  417. if (omap_vc_bypass_send_value(SMPS_I2C_SLAVE_ADDR,
  418. vcore_reg, offset_code))
  419. printf("Scaling voltage failed for 0x%x\n", vcore_reg);
  420. }
  421. static inline void enable_clock_domain(u32 const clkctrl_reg, u32 enable_mode)
  422. {
  423. clrsetbits_le32(clkctrl_reg, CD_CLKCTRL_CLKTRCTRL_MASK,
  424. enable_mode << CD_CLKCTRL_CLKTRCTRL_SHIFT);
  425. debug("Enable clock domain - %x\n", clkctrl_reg);
  426. }
  427. static inline void wait_for_clk_enable(u32 clkctrl_addr)
  428. {
  429. u32 clkctrl, idlest = MODULE_CLKCTRL_IDLEST_DISABLED;
  430. u32 bound = LDELAY;
  431. while ((idlest == MODULE_CLKCTRL_IDLEST_DISABLED) ||
  432. (idlest == MODULE_CLKCTRL_IDLEST_TRANSITIONING)) {
  433. clkctrl = readl(clkctrl_addr);
  434. idlest = (clkctrl & MODULE_CLKCTRL_IDLEST_MASK) >>
  435. MODULE_CLKCTRL_IDLEST_SHIFT;
  436. if (--bound == 0) {
  437. printf("Clock enable failed for 0x%x idlest 0x%x\n",
  438. clkctrl_addr, clkctrl);
  439. return;
  440. }
  441. }
  442. }
  443. static inline void enable_clock_module(u32 const clkctrl_addr, u32 enable_mode,
  444. u32 wait_for_enable)
  445. {
  446. clrsetbits_le32(clkctrl_addr, MODULE_CLKCTRL_MODULEMODE_MASK,
  447. enable_mode << MODULE_CLKCTRL_MODULEMODE_SHIFT);
  448. debug("Enable clock module - %x\n", clkctrl_addr);
  449. if (wait_for_enable)
  450. wait_for_clk_enable(clkctrl_addr);
  451. }
  452. void freq_update_core(void)
  453. {
  454. u32 freq_config1 = 0;
  455. const struct dpll_params *core_dpll_params;
  456. u32 omap_rev = omap_revision();
  457. core_dpll_params = get_core_dpll_params(*dplls_data);
  458. /* Put EMIF clock domain in sw wakeup mode */
  459. enable_clock_domain((*prcm)->cm_memif_clkstctrl,
  460. CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
  461. wait_for_clk_enable((*prcm)->cm_memif_emif_1_clkctrl);
  462. wait_for_clk_enable((*prcm)->cm_memif_emif_2_clkctrl);
  463. freq_config1 = SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK |
  464. SHADOW_FREQ_CONFIG1_DLL_RESET_MASK;
  465. freq_config1 |= (DPLL_EN_LOCK << SHADOW_FREQ_CONFIG1_DPLL_EN_SHIFT) &
  466. SHADOW_FREQ_CONFIG1_DPLL_EN_MASK;
  467. freq_config1 |= (core_dpll_params->m2 <<
  468. SHADOW_FREQ_CONFIG1_M2_DIV_SHIFT) &
  469. SHADOW_FREQ_CONFIG1_M2_DIV_MASK;
  470. writel(freq_config1, (*prcm)->cm_shadow_freq_config1);
  471. if (!wait_on_value(SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK, 0,
  472. (u32 *) (*prcm)->cm_shadow_freq_config1, LDELAY)) {
  473. puts("FREQ UPDATE procedure failed!!");
  474. hang();
  475. }
  476. /*
  477. * Putting EMIF in HW_AUTO is seen to be causing issues with
  478. * EMIF clocks and the master DLL. Put EMIF in SW_WKUP
  479. * in OMAP5430 ES1.0 silicon
  480. */
  481. if (omap_rev != OMAP5430_ES1_0) {
  482. /* Put EMIF clock domain back in hw auto mode */
  483. enable_clock_domain((*prcm)->cm_memif_clkstctrl,
  484. CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
  485. wait_for_clk_enable((*prcm)->cm_memif_emif_1_clkctrl);
  486. wait_for_clk_enable((*prcm)->cm_memif_emif_2_clkctrl);
  487. }
  488. }
  489. void bypass_dpll(u32 const base)
  490. {
  491. do_bypass_dpll(base);
  492. wait_for_bypass(base);
  493. }
  494. void lock_dpll(u32 const base)
  495. {
  496. do_lock_dpll(base);
  497. wait_for_lock(base);
  498. }
  499. void setup_clocks_for_console(void)
  500. {
  501. /* Do not add any spl_debug prints in this function */
  502. clrsetbits_le32((*prcm)->cm_l4per_clkstctrl, CD_CLKCTRL_CLKTRCTRL_MASK,
  503. CD_CLKCTRL_CLKTRCTRL_SW_WKUP <<
  504. CD_CLKCTRL_CLKTRCTRL_SHIFT);
  505. /* Enable all UARTs - console will be on one of them */
  506. clrsetbits_le32((*prcm)->cm_l4per_uart1_clkctrl,
  507. MODULE_CLKCTRL_MODULEMODE_MASK,
  508. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  509. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  510. clrsetbits_le32((*prcm)->cm_l4per_uart2_clkctrl,
  511. MODULE_CLKCTRL_MODULEMODE_MASK,
  512. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  513. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  514. clrsetbits_le32((*prcm)->cm_l4per_uart3_clkctrl,
  515. MODULE_CLKCTRL_MODULEMODE_MASK,
  516. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  517. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  518. clrsetbits_le32((*prcm)->cm_l4per_uart3_clkctrl,
  519. MODULE_CLKCTRL_MODULEMODE_MASK,
  520. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  521. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  522. clrsetbits_le32((*prcm)->cm_l4per_clkstctrl, CD_CLKCTRL_CLKTRCTRL_MASK,
  523. CD_CLKCTRL_CLKTRCTRL_HW_AUTO <<
  524. CD_CLKCTRL_CLKTRCTRL_SHIFT);
  525. }
  526. void do_enable_clocks(u32 const *clk_domains,
  527. u32 const *clk_modules_hw_auto,
  528. u32 const *clk_modules_explicit_en,
  529. u8 wait_for_enable)
  530. {
  531. u32 i, max = 100;
  532. /* Put the clock domains in SW_WKUP mode */
  533. for (i = 0; (i < max) && clk_domains[i]; i++) {
  534. enable_clock_domain(clk_domains[i],
  535. CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
  536. }
  537. /* Clock modules that need to be put in HW_AUTO */
  538. for (i = 0; (i < max) && clk_modules_hw_auto[i]; i++) {
  539. enable_clock_module(clk_modules_hw_auto[i],
  540. MODULE_CLKCTRL_MODULEMODE_HW_AUTO,
  541. wait_for_enable);
  542. };
  543. /* Clock modules that need to be put in SW_EXPLICIT_EN mode */
  544. for (i = 0; (i < max) && clk_modules_explicit_en[i]; i++) {
  545. enable_clock_module(clk_modules_explicit_en[i],
  546. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN,
  547. wait_for_enable);
  548. };
  549. /* Put the clock domains in HW_AUTO mode now */
  550. for (i = 0; (i < max) && clk_domains[i]; i++) {
  551. enable_clock_domain(clk_domains[i],
  552. CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
  553. }
  554. }
  555. void prcm_init(void)
  556. {
  557. switch (omap_hw_init_context()) {
  558. case OMAP_INIT_CONTEXT_SPL:
  559. case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR:
  560. case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH:
  561. enable_basic_clocks();
  562. scale_vcores();
  563. setup_dplls();
  564. #ifdef CONFIG_SYS_CLOCKS_ENABLE_ALL
  565. setup_non_essential_dplls();
  566. enable_non_essential_clocks();
  567. #endif
  568. break;
  569. default:
  570. break;
  571. }
  572. if (OMAP_INIT_CONTEXT_SPL != omap_hw_init_context())
  573. enable_basic_uboot_clocks();
  574. }