dma.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. /*
  2. * DMA Masks
  3. */
  4. #ifndef __BFIN_PERIPHERAL_DMA__
  5. #define __BFIN_PERIPHERAL_DMA__
  6. /* DMAx_CONFIG, MDMA_yy_CONFIG Masks */
  7. #define DMAEN 0x0001 /* DMA Channel Enable */
  8. #define WNR 0x0002 /* Channel Direction (W/R*) */
  9. #define WDSIZE_8 0x0000 /* Transfer Word Size = 8 */
  10. #ifdef CONFIG_BF60x
  11. #define PSIZE_8 0x00000000 /* Transfer Word Size = 16 */
  12. #define PSIZE_16 0x00000010 /* Transfer Word Size = 16 */
  13. #define PSIZE_32 0x00000020 /* Transfer Word Size = 32 */
  14. #define PSIZE_64 0x00000030 /* Transfer Word Size = 32 */
  15. #define WDSIZE_16 0x00000100 /* Transfer Word Size = 16 */
  16. #define WDSIZE_32 0x00000200 /* Transfer Word Size = 32 */
  17. #define WDSIZE_64 0x00000300 /* Transfer Word Size = 32 */
  18. #define WDSIZE_128 0x00000400 /* Transfer Word Size = 32 */
  19. #define WDSIZE_256 0x00000500 /* Transfer Word Size = 32 */
  20. #define DMA2D 0x04000000 /* DMA Mode (2D/1D*) */
  21. #define RESTART 0x00000004 /* DMA Buffer Clear SYNC */
  22. #define DI_EN_X 0x00100000 /* Data Int Enable in X count */
  23. #define DI_EN_Y 0x00200000 /* Data Int Enable in Y count */
  24. #define DI_EN_P 0x00300000 /* Data Int Enable in Peri */
  25. #define DI_EN DI_EN_X /* Data Int Enable */
  26. #define NDSIZE_0 0x00000000 /* Next Desc Size = 0 */
  27. #define NDSIZE_1 0x00010000 /* Next Desc Size = 1 */
  28. #define NDSIZE_2 0x00020000 /* Next Desc Size = 2 */
  29. #define NDSIZE_3 0x00030000 /* Next Desc Size = 3 */
  30. #define NDSIZE_4 0x00040000 /* Next Desc Size = 4 */
  31. #define NDSIZE_5 0x00050000 /* Next Desc Size = 5 */
  32. #define NDSIZE_6 0x00060000 /* Next Desc Size = 6 */
  33. #define NDSIZE 0x00070000 /* Next Desc Size */
  34. #define NDSIZE_OFFSET 16 /* Next Desc Size Offset */
  35. #define DMAFLOW_LIST 0x00004000 /* Desc List Mode */
  36. #define DMAFLOW_ARRAY 0x00005000 /* Desc Array Mode */
  37. #define DMAFLOW_LIST_DEMAND 0x00006000 /* Desc Demand List Mode */
  38. #define DMAFLOW_ARRAY_DEMAND 0x00007000 /* Desc Demand Array Mode */
  39. #define DMA_RUN_DFETCH 0x00000100 /* DMA Channel Run (DFETCH) */
  40. #define DMA_RUN 0x00000200 /* DMA Channel Run */
  41. #define DMA_RUN_WAIT_TRIG 0x00000300 /* DMA Channel Run (WAIT TRIG)*/
  42. #define DMA_RUN_WAIT_ACK 0x00000400 /* DMA Channel Run (WAIT ACK) */
  43. #else
  44. #define WDSIZE_16 0x0004 /* Transfer Word Size = 16 */
  45. #define WDSIZE_32 0x0008 /* Transfer Word Size = 32 */
  46. #define PSIZE_16 WDSIZE_16
  47. #define PSIZE_32 WDSIZE_32
  48. #define DMA2D 0x0010 /* DMA Mode (2D/1D*) */
  49. #define RESTART 0x0020 /* DMA Buffer Clear */
  50. #define DI_SEL 0x0040 /* Data Interrupt Timing Select */
  51. #define DI_EN 0x0080 /* Data Interrupt Enable */
  52. #define NDSIZE 0x0F00 /* Next Descriptor bitmask */
  53. #define NDSIZE_0 0x0000 /* Next Descriptor Size = 0 */
  54. #define NDSIZE_1 0x0100 /* Next Descriptor Size = 1 */
  55. #define NDSIZE_2 0x0200 /* Next Descriptor Size = 2 */
  56. #define NDSIZE_3 0x0300 /* Next Descriptor Size = 3 */
  57. #define NDSIZE_4 0x0400 /* Next Descriptor Size = 4 */
  58. #define NDSIZE_5 0x0500 /* Next Descriptor Size = 5 */
  59. #define NDSIZE_6 0x0600 /* Next Descriptor Size = 6 */
  60. #define NDSIZE_7 0x0700 /* Next Descriptor Size = 7 */
  61. #define NDSIZE_8 0x0800 /* Next Descriptor Size = 8 */
  62. #define NDSIZE_9 0x0900 /* Next Descriptor Size = 9 */
  63. #define FLOW_ARRAY 0x4000 /* Descriptor Array Mode */
  64. #define FLOW_SMALL 0x6000 /* Small Model Descriptor List Mode */
  65. #define FLOW_LARGE 0x7000 /* Large Model Descriptor List Mode */
  66. #define DMAEN_P 0 /* Channel Enable */
  67. #define WNR_P 1 /* Channel Direction (W/R*) */
  68. #define WDSIZE_P 2 /* Transfer Word Size */
  69. #define DMA2D_P 4 /* 2D/1D* Mode */
  70. #define RESTART_P 5 /* Restart */
  71. #define DI_SEL_P 6 /* Data Interrupt Select */
  72. #define DI_EN_P 7 /* Data Interrupt Enable */
  73. /* DMAx_IRQ_STATUS, MDMA_yy_IRQ_STATUS Masks */
  74. #define DMA_DONE 0x0001 /* DMA Completion Interrupt Status */
  75. #define DMA_ERR 0x0002 /* DMA Error Interrupt Status */
  76. #define DFETCH 0x0004 /* DMA Descriptor Fetch Indicator */
  77. #define DMA_RUN 0x0008 /* DMA Channel Running Indicator */
  78. #endif
  79. #define DMAFLOW 0x7000 /* Flow Control */
  80. #define FLOW_STOP 0x0000 /* Stop Mode */
  81. #define FLOW_AUTO 0x1000 /* Autobuffer Mode */
  82. #define DMA_DONE_P 0 /* DMA Done Indicator */
  83. #define DMA_ERR_P 1 /* DMA Error Indicator */
  84. #define DFETCH_P 2 /* Descriptor Fetch Indicator */
  85. #define DMA_RUN_P 3 /* DMA Running Indicator */
  86. /* DMAx_PERIPHERAL_MAP, MDMA_yy_PERIPHERAL_MAP Masks */
  87. #define CTYPE 0x0040 /* DMA Channel Type (Mem/Peri) */
  88. #define CTYPE_P 6 /* DMA Channel Type BIT POSITION */
  89. #define PMAP 0xF000 /* Peripheral Mapped To This Channel */
  90. #endif