designware.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533
  1. /*
  2. * (C) Copyright 2010
  3. * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * Designware ethernet IP driver for u-boot
  25. */
  26. #include <common.h>
  27. #include <miiphy.h>
  28. #include <malloc.h>
  29. #include <linux/err.h>
  30. #include <asm/io.h>
  31. #include "designware.h"
  32. static void tx_descs_init(struct eth_device *dev)
  33. {
  34. struct dw_eth_dev *priv = dev->priv;
  35. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  36. struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
  37. char *txbuffs = &priv->txbuffs[0];
  38. struct dmamacdescr *desc_p;
  39. u32 idx;
  40. for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
  41. desc_p = &desc_table_p[idx];
  42. desc_p->dmamac_addr = &txbuffs[idx * CONFIG_ETH_BUFSIZE];
  43. desc_p->dmamac_next = &desc_table_p[idx + 1];
  44. #if defined(CONFIG_DW_ALTDESCRIPTOR)
  45. desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
  46. DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS | \
  47. DESC_TXSTS_TXCHECKINSCTRL | \
  48. DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
  49. desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
  50. desc_p->dmamac_cntl = 0;
  51. desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
  52. #else
  53. desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
  54. desc_p->txrx_status = 0;
  55. #endif
  56. }
  57. /* Correcting the last pointer of the chain */
  58. desc_p->dmamac_next = &desc_table_p[0];
  59. writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr);
  60. }
  61. static void rx_descs_init(struct eth_device *dev)
  62. {
  63. struct dw_eth_dev *priv = dev->priv;
  64. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  65. struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
  66. char *rxbuffs = &priv->rxbuffs[0];
  67. struct dmamacdescr *desc_p;
  68. u32 idx;
  69. for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
  70. desc_p = &desc_table_p[idx];
  71. desc_p->dmamac_addr = &rxbuffs[idx * CONFIG_ETH_BUFSIZE];
  72. desc_p->dmamac_next = &desc_table_p[idx + 1];
  73. desc_p->dmamac_cntl =
  74. (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) | \
  75. DESC_RXCTRL_RXCHAIN;
  76. desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
  77. }
  78. /* Correcting the last pointer of the chain */
  79. desc_p->dmamac_next = &desc_table_p[0];
  80. writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr);
  81. }
  82. static void descs_init(struct eth_device *dev)
  83. {
  84. tx_descs_init(dev);
  85. rx_descs_init(dev);
  86. }
  87. static int mac_reset(struct eth_device *dev)
  88. {
  89. struct dw_eth_dev *priv = dev->priv;
  90. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  91. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  92. int timeout = CONFIG_MACRESET_TIMEOUT;
  93. writel(DMAMAC_SRST, &dma_p->busmode);
  94. writel(MII_PORTSELECT, &mac_p->conf);
  95. do {
  96. if (!(readl(&dma_p->busmode) & DMAMAC_SRST))
  97. return 0;
  98. udelay(1000);
  99. } while (timeout--);
  100. return -1;
  101. }
  102. static int dw_write_hwaddr(struct eth_device *dev)
  103. {
  104. struct dw_eth_dev *priv = dev->priv;
  105. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  106. u32 macid_lo, macid_hi;
  107. u8 *mac_id = &dev->enetaddr[0];
  108. macid_lo = mac_id[0] + (mac_id[1] << 8) + \
  109. (mac_id[2] << 16) + (mac_id[3] << 24);
  110. macid_hi = mac_id[4] + (mac_id[5] << 8);
  111. writel(macid_hi, &mac_p->macaddr0hi);
  112. writel(macid_lo, &mac_p->macaddr0lo);
  113. return 0;
  114. }
  115. static int dw_eth_init(struct eth_device *dev, bd_t *bis)
  116. {
  117. struct dw_eth_dev *priv = dev->priv;
  118. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  119. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  120. u32 conf;
  121. /* Reset ethernet hardware */
  122. if (mac_reset(dev) < 0)
  123. return -1;
  124. writel(FIXEDBURST | PRIORXTX_41 | BURST_16,
  125. &dma_p->busmode);
  126. writel(FLUSHTXFIFO | readl(&dma_p->opmode), &dma_p->opmode);
  127. writel(STOREFORWARD | TXSECONDFRAME, &dma_p->opmode);
  128. conf = FRAMEBURSTENABLE | DISABLERXOWN;
  129. if (priv->speed != SPEED_1000M)
  130. conf |= MII_PORTSELECT;
  131. if (priv->duplex == FULL_DUPLEX)
  132. conf |= FULLDPLXMODE;
  133. writel(conf, &mac_p->conf);
  134. descs_init(dev);
  135. /*
  136. * Start/Enable xfer at dma as well as mac level
  137. */
  138. writel(readl(&dma_p->opmode) | RXSTART, &dma_p->opmode);
  139. writel(readl(&dma_p->opmode) | TXSTART, &dma_p->opmode);
  140. writel(readl(&mac_p->conf) | RXENABLE, &mac_p->conf);
  141. writel(readl(&mac_p->conf) | TXENABLE, &mac_p->conf);
  142. return 0;
  143. }
  144. static int dw_eth_send(struct eth_device *dev, volatile void *packet,
  145. int length)
  146. {
  147. struct dw_eth_dev *priv = dev->priv;
  148. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  149. u32 desc_num = priv->tx_currdescnum;
  150. struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
  151. /* Check if the descriptor is owned by CPU */
  152. if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
  153. printf("CPU not owner of tx frame\n");
  154. return -1;
  155. }
  156. memcpy((void *)desc_p->dmamac_addr, (void *)packet, length);
  157. #if defined(CONFIG_DW_ALTDESCRIPTOR)
  158. desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
  159. desc_p->dmamac_cntl |= (length << DESC_TXCTRL_SIZE1SHFT) & \
  160. DESC_TXCTRL_SIZE1MASK;
  161. desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
  162. desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
  163. #else
  164. desc_p->dmamac_cntl |= ((length << DESC_TXCTRL_SIZE1SHFT) & \
  165. DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST | \
  166. DESC_TXCTRL_TXFIRST;
  167. desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
  168. #endif
  169. /* Test the wrap-around condition. */
  170. if (++desc_num >= CONFIG_TX_DESCR_NUM)
  171. desc_num = 0;
  172. priv->tx_currdescnum = desc_num;
  173. /* Start the transmission */
  174. writel(POLL_DATA, &dma_p->txpolldemand);
  175. return 0;
  176. }
  177. static int dw_eth_recv(struct eth_device *dev)
  178. {
  179. struct dw_eth_dev *priv = dev->priv;
  180. u32 desc_num = priv->rx_currdescnum;
  181. struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
  182. u32 status = desc_p->txrx_status;
  183. int length = 0;
  184. /* Check if the owner is the CPU */
  185. if (!(status & DESC_RXSTS_OWNBYDMA)) {
  186. length = (status & DESC_RXSTS_FRMLENMSK) >> \
  187. DESC_RXSTS_FRMLENSHFT;
  188. NetReceive(desc_p->dmamac_addr, length);
  189. /*
  190. * Make the current descriptor valid again and go to
  191. * the next one
  192. */
  193. desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
  194. /* Test the wrap-around condition. */
  195. if (++desc_num >= CONFIG_RX_DESCR_NUM)
  196. desc_num = 0;
  197. }
  198. priv->rx_currdescnum = desc_num;
  199. return length;
  200. }
  201. static void dw_eth_halt(struct eth_device *dev)
  202. {
  203. struct dw_eth_dev *priv = dev->priv;
  204. mac_reset(dev);
  205. priv->tx_currdescnum = priv->rx_currdescnum = 0;
  206. }
  207. static int eth_mdio_read(struct eth_device *dev, u8 addr, u8 reg, u16 *val)
  208. {
  209. struct dw_eth_dev *priv = dev->priv;
  210. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  211. u32 miiaddr;
  212. int timeout = CONFIG_MDIO_TIMEOUT;
  213. miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) | \
  214. ((reg << MIIREGSHIFT) & MII_REGMSK);
  215. writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
  216. do {
  217. if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
  218. *val = readl(&mac_p->miidata);
  219. return 0;
  220. }
  221. udelay(1000);
  222. } while (timeout--);
  223. return -1;
  224. }
  225. static int eth_mdio_write(struct eth_device *dev, u8 addr, u8 reg, u16 val)
  226. {
  227. struct dw_eth_dev *priv = dev->priv;
  228. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  229. u32 miiaddr;
  230. int ret = -1, timeout = CONFIG_MDIO_TIMEOUT;
  231. u16 value;
  232. writel(val, &mac_p->miidata);
  233. miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) | \
  234. ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
  235. writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
  236. do {
  237. if (!(readl(&mac_p->miiaddr) & MII_BUSY))
  238. ret = 0;
  239. udelay(1000);
  240. } while (timeout--);
  241. /* Needed as a fix for ST-Phy */
  242. eth_mdio_read(dev, addr, reg, &value);
  243. return ret;
  244. }
  245. #if defined(CONFIG_DW_SEARCH_PHY)
  246. static int find_phy(struct eth_device *dev)
  247. {
  248. int phy_addr = 0;
  249. u16 ctrl, oldctrl;
  250. do {
  251. eth_mdio_read(dev, phy_addr, MII_BMCR, &ctrl);
  252. oldctrl = ctrl & BMCR_ANENABLE;
  253. ctrl ^= BMCR_ANENABLE;
  254. eth_mdio_write(dev, phy_addr, MII_BMCR, ctrl);
  255. eth_mdio_read(dev, phy_addr, MII_BMCR, &ctrl);
  256. ctrl &= BMCR_ANENABLE;
  257. if (ctrl == oldctrl) {
  258. phy_addr++;
  259. } else {
  260. ctrl ^= BMCR_ANENABLE;
  261. eth_mdio_write(dev, phy_addr, MII_BMCR, ctrl);
  262. return phy_addr;
  263. }
  264. } while (phy_addr < 32);
  265. return -1;
  266. }
  267. #endif
  268. static int dw_reset_phy(struct eth_device *dev)
  269. {
  270. struct dw_eth_dev *priv = dev->priv;
  271. u16 ctrl;
  272. int timeout = CONFIG_PHYRESET_TIMEOUT;
  273. u32 phy_addr = priv->address;
  274. eth_mdio_write(dev, phy_addr, MII_BMCR, BMCR_RESET);
  275. do {
  276. eth_mdio_read(dev, phy_addr, MII_BMCR, &ctrl);
  277. if (!(ctrl & BMCR_RESET))
  278. break;
  279. udelay(1000);
  280. } while (timeout--);
  281. if (timeout < 0)
  282. return -1;
  283. #ifdef CONFIG_PHY_RESET_DELAY
  284. udelay(CONFIG_PHY_RESET_DELAY);
  285. #endif
  286. return 0;
  287. }
  288. static int configure_phy(struct eth_device *dev)
  289. {
  290. struct dw_eth_dev *priv = dev->priv;
  291. int phy_addr;
  292. u16 bmcr;
  293. #if defined(CONFIG_DW_AUTONEG)
  294. u16 bmsr;
  295. u32 timeout;
  296. u16 anlpar, btsr;
  297. #else
  298. u16 ctrl;
  299. #endif
  300. #if defined(CONFIG_DW_SEARCH_PHY)
  301. phy_addr = find_phy(dev);
  302. if (phy_addr > 0)
  303. priv->address = phy_addr;
  304. else
  305. return -1;
  306. #endif
  307. if (dw_reset_phy(dev) < 0)
  308. return -1;
  309. #if defined(CONFIG_DW_AUTONEG)
  310. bmcr = BMCR_ANENABLE | BMCR_ANRESTART | BMCR_SPEED100 | \
  311. BMCR_FULLDPLX | BMCR_SPEED1000;
  312. #else
  313. bmcr = BMCR_SPEED100 | BMCR_FULLDPLX;
  314. #if defined(CONFIG_DW_SPEED10M)
  315. bmcr &= ~BMCR_SPEED100;
  316. #endif
  317. #if defined(CONFIG_DW_DUPLEXHALF)
  318. bmcr &= ~BMCR_FULLDPLX;
  319. #endif
  320. #endif
  321. if (eth_mdio_write(dev, phy_addr, MII_BMCR, bmcr) < 0)
  322. return -1;
  323. /* Read the phy status register and populate priv structure */
  324. #if defined(CONFIG_DW_AUTONEG)
  325. timeout = CONFIG_AUTONEG_TIMEOUT;
  326. do {
  327. eth_mdio_read(dev, phy_addr, MII_BMSR, &bmsr);
  328. if (bmsr & BMSR_ANEGCOMPLETE)
  329. break;
  330. udelay(1000);
  331. } while (timeout--);
  332. eth_mdio_read(dev, phy_addr, MII_LPA, &anlpar);
  333. eth_mdio_read(dev, phy_addr, MII_STAT1000, &btsr);
  334. if (btsr & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) {
  335. priv->speed = SPEED_1000M;
  336. if (btsr & PHY_1000BTSR_1000FD)
  337. priv->duplex = FULL_DUPLEX;
  338. else
  339. priv->duplex = HALF_DUPLEX;
  340. } else {
  341. if (anlpar & LPA_100)
  342. priv->speed = SPEED_100M;
  343. else
  344. priv->speed = SPEED_10M;
  345. if (anlpar & (LPA_10FULL | LPA_100FULL))
  346. priv->duplex = FULL_DUPLEX;
  347. else
  348. priv->duplex = HALF_DUPLEX;
  349. }
  350. #else
  351. if (eth_mdio_read(dev, phy_addr, MII_BMCR, &ctrl) < 0)
  352. return -1;
  353. if (ctrl & BMCR_FULLDPLX)
  354. priv->duplex = FULL_DUPLEX;
  355. else
  356. priv->duplex = HALF_DUPLEX;
  357. if (ctrl & BMCR_SPEED1000)
  358. priv->speed = SPEED_1000M;
  359. else if (ctrl & BMCR_SPEED100)
  360. priv->speed = SPEED_100M;
  361. else
  362. priv->speed = SPEED_10M;
  363. #endif
  364. return 0;
  365. }
  366. #if defined(CONFIG_MII)
  367. static int dw_mii_read(const char *devname, u8 addr, u8 reg, u16 *val)
  368. {
  369. struct eth_device *dev;
  370. dev = eth_get_dev_by_name(devname);
  371. if (dev)
  372. eth_mdio_read(dev, addr, reg, val);
  373. return 0;
  374. }
  375. static int dw_mii_write(const char *devname, u8 addr, u8 reg, u16 val)
  376. {
  377. struct eth_device *dev;
  378. dev = eth_get_dev_by_name(devname);
  379. if (dev)
  380. eth_mdio_write(dev, addr, reg, val);
  381. return 0;
  382. }
  383. #endif
  384. int designware_initialize(u32 id, ulong base_addr, u32 phy_addr)
  385. {
  386. struct eth_device *dev;
  387. struct dw_eth_dev *priv;
  388. dev = (struct eth_device *) malloc(sizeof(struct eth_device));
  389. if (!dev)
  390. return -ENOMEM;
  391. /*
  392. * Since the priv structure contains the descriptors which need a strict
  393. * buswidth alignment, memalign is used to allocate memory
  394. */
  395. priv = (struct dw_eth_dev *) memalign(16, sizeof(struct dw_eth_dev));
  396. if (!priv) {
  397. free(dev);
  398. return -ENOMEM;
  399. }
  400. memset(dev, 0, sizeof(struct eth_device));
  401. memset(priv, 0, sizeof(struct dw_eth_dev));
  402. sprintf(dev->name, "mii%d", id);
  403. dev->iobase = (int)base_addr;
  404. dev->priv = priv;
  405. eth_getenv_enetaddr_by_index(id, &dev->enetaddr[0]);
  406. priv->dev = dev;
  407. priv->mac_regs_p = (struct eth_mac_regs *)base_addr;
  408. priv->dma_regs_p = (struct eth_dma_regs *)(base_addr +
  409. DW_DMA_BASE_OFFSET);
  410. priv->address = phy_addr;
  411. if (mac_reset(dev) < 0)
  412. return -1;
  413. if (configure_phy(dev) < 0) {
  414. printf("Phy could not be configured\n");
  415. return -1;
  416. }
  417. dev->init = dw_eth_init;
  418. dev->send = dw_eth_send;
  419. dev->recv = dw_eth_recv;
  420. dev->halt = dw_eth_halt;
  421. dev->write_hwaddr = dw_write_hwaddr;
  422. eth_register(dev);
  423. #if defined(CONFIG_MII)
  424. miiphy_register(dev->name, dw_mii_read, dw_mii_write);
  425. #endif
  426. return 1;
  427. }