fsl_pci_init.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526
  1. /*
  2. * Copyright 2007-2009 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  16. * MA 02111-1307 USA
  17. */
  18. #include <common.h>
  19. DECLARE_GLOBAL_DATA_PTR;
  20. /*
  21. * PCI/PCIE Controller initialization for mpc85xx/mpc86xx soc's
  22. *
  23. * Initialize controller and call the common driver/pci pci_hose_scan to
  24. * scan for bridges and devices.
  25. *
  26. * Hose fields which need to be pre-initialized by board specific code:
  27. * regions[]
  28. * first_busno
  29. *
  30. * Fields updated:
  31. * last_busno
  32. */
  33. #include <pci.h>
  34. #include <asm/io.h>
  35. #include <asm/fsl_pci.h>
  36. /* Freescale-specific PCI config registers */
  37. #define FSL_PCI_PBFR 0x44
  38. #define FSL_PCIE_CAP_ID 0x4c
  39. #define FSL_PCIE_CFG_RDY 0x4b0
  40. #define FSL_PROG_IF_AGENT 0x1
  41. void pciauto_prescan_setup_bridge(struct pci_controller *hose,
  42. pci_dev_t dev, int sub_bus);
  43. void pciauto_postscan_setup_bridge(struct pci_controller *hose,
  44. pci_dev_t dev, int sub_bus);
  45. void pciauto_config_init(struct pci_controller *hose);
  46. #ifndef CONFIG_SYS_PCI_MEMORY_BUS
  47. #define CONFIG_SYS_PCI_MEMORY_BUS 0
  48. #endif
  49. #ifndef CONFIG_SYS_PCI_MEMORY_PHYS
  50. #define CONFIG_SYS_PCI_MEMORY_PHYS 0
  51. #endif
  52. #if defined(CONFIG_SYS_PCI_64BIT) && !defined(CONFIG_SYS_PCI64_MEMORY_BUS)
  53. #define CONFIG_SYS_PCI64_MEMORY_BUS (64ull*1024*1024*1024)
  54. #endif
  55. /* Setup one inbound ATMU window.
  56. *
  57. * We let the caller decide what the window size should be
  58. */
  59. static void set_inbound_window(volatile pit_t *pi,
  60. struct pci_region *r,
  61. u64 size)
  62. {
  63. u32 sz = (__ilog2_u64(size) - 1);
  64. u32 flag = PIWAR_EN | PIWAR_LOCAL |
  65. PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP;
  66. out_be32(&pi->pitar, r->phys_start >> 12);
  67. out_be32(&pi->piwbar, r->bus_start >> 12);
  68. #ifdef CONFIG_SYS_PCI_64BIT
  69. out_be32(&pi->piwbear, r->bus_start >> 44);
  70. #else
  71. out_be32(&pi->piwbear, 0);
  72. #endif
  73. if (r->flags & PCI_REGION_PREFETCH)
  74. flag |= PIWAR_PF;
  75. out_be32(&pi->piwar, flag | sz);
  76. }
  77. int fsl_setup_hose(struct pci_controller *hose, unsigned long addr)
  78. {
  79. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) addr;
  80. pci_setup_indirect(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  81. return fsl_is_pci_agent(hose);
  82. }
  83. static int fsl_pci_setup_inbound_windows(struct pci_controller *hose,
  84. u64 out_lo, u8 pcie_cap,
  85. volatile pit_t *pi)
  86. {
  87. struct pci_region *r = hose->regions + hose->region_count;
  88. u64 sz = min((u64)gd->ram_size, (1ull << 32));
  89. phys_addr_t phys_start = CONFIG_SYS_PCI_MEMORY_PHYS;
  90. pci_addr_t bus_start = CONFIG_SYS_PCI_MEMORY_BUS;
  91. pci_size_t pci_sz;
  92. /* we have no space available for inbound memory mapping */
  93. if (bus_start > out_lo) {
  94. printf ("no space for inbound mapping of memory\n");
  95. return 0;
  96. }
  97. /* limit size */
  98. if ((bus_start + sz) > out_lo) {
  99. sz = out_lo - bus_start;
  100. debug ("limiting size to %llx\n", sz);
  101. }
  102. pci_sz = 1ull << __ilog2_u64(sz);
  103. /*
  104. * we can overlap inbound/outbound windows on PCI-E since RX & TX
  105. * links a separate
  106. */
  107. if ((pcie_cap == PCI_CAP_ID_EXP) && (pci_sz < sz)) {
  108. debug ("R0 bus_start: %llx phys_start: %llx size: %llx\n",
  109. (u64)bus_start, (u64)phys_start, (u64)sz);
  110. pci_set_region(r, bus_start, phys_start, sz,
  111. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  112. PCI_REGION_PREFETCH);
  113. /* if we aren't an exact power of two match, pci_sz is smaller
  114. * round it up to the next power of two. We report the actual
  115. * size to pci region tracking.
  116. */
  117. if (pci_sz != sz)
  118. sz = 2ull << __ilog2_u64(sz);
  119. set_inbound_window(pi--, r++, sz);
  120. sz = 0; /* make sure we dont set the R2 window */
  121. } else {
  122. debug ("R0 bus_start: %llx phys_start: %llx size: %llx\n",
  123. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  124. pci_set_region(r, bus_start, phys_start, pci_sz,
  125. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  126. PCI_REGION_PREFETCH);
  127. set_inbound_window(pi--, r++, pci_sz);
  128. sz -= pci_sz;
  129. bus_start += pci_sz;
  130. phys_start += pci_sz;
  131. pci_sz = 1ull << __ilog2_u64(sz);
  132. if (sz) {
  133. debug ("R1 bus_start: %llx phys_start: %llx size: %llx\n",
  134. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  135. pci_set_region(r, bus_start, phys_start, pci_sz,
  136. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  137. PCI_REGION_PREFETCH);
  138. set_inbound_window(pi--, r++, pci_sz);
  139. sz -= pci_sz;
  140. bus_start += pci_sz;
  141. phys_start += pci_sz;
  142. }
  143. }
  144. #if defined(CONFIG_PHYS_64BIT) && defined(CONFIG_SYS_PCI_64BIT)
  145. /*
  146. * On 64-bit capable systems, set up a mapping for all of DRAM
  147. * in high pci address space.
  148. */
  149. pci_sz = 1ull << __ilog2_u64(gd->ram_size);
  150. /* round up to the next largest power of two */
  151. if (gd->ram_size > pci_sz)
  152. pci_sz = 1ull << (__ilog2_u64(gd->ram_size) + 1);
  153. debug ("R64 bus_start: %llx phys_start: %llx size: %llx\n",
  154. (u64)CONFIG_SYS_PCI64_MEMORY_BUS,
  155. (u64)CONFIG_SYS_PCI_MEMORY_PHYS,
  156. (u64)pci_sz);
  157. pci_set_region(r,
  158. CONFIG_SYS_PCI64_MEMORY_BUS,
  159. CONFIG_SYS_PCI_MEMORY_PHYS,
  160. pci_sz,
  161. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  162. PCI_REGION_PREFETCH);
  163. set_inbound_window(pi--, r++, pci_sz);
  164. #else
  165. pci_sz = 1ull << __ilog2_u64(sz);
  166. if (sz) {
  167. debug ("R2 bus_start: %llx phys_start: %llx size: %llx\n",
  168. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  169. pci_set_region(r, bus_start, phys_start, pci_sz,
  170. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  171. PCI_REGION_PREFETCH);
  172. sz -= pci_sz;
  173. bus_start += pci_sz;
  174. phys_start += pci_sz;
  175. set_inbound_window(pi--, r++, pci_sz);
  176. }
  177. #endif
  178. #ifdef CONFIG_PHYS_64BIT
  179. if (sz && (((u64)gd->ram_size) < (1ull << 32)))
  180. printf("Was not able to map all of memory via "
  181. "inbound windows -- %lld remaining\n", sz);
  182. #endif
  183. hose->region_count = r - hose->regions;
  184. return 1;
  185. }
  186. void fsl_pci_init(struct pci_controller *hose, u32 cfg_addr, u32 cfg_data)
  187. {
  188. u16 temp16;
  189. u32 temp32;
  190. int enabled, r, inbound = 0;
  191. u16 ltssm;
  192. u8 temp8, pcie_cap;
  193. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *)cfg_addr;
  194. struct pci_region *reg = hose->regions + hose->region_count;
  195. pci_dev_t dev = PCI_BDF(hose->first_busno, 0, 0);
  196. /* Initialize ATMU registers based on hose regions and flags */
  197. volatile pot_t *po = &pci->pot[1]; /* skip 0 */
  198. volatile pit_t *pi = &pci->pit[2]; /* ranges from: 3 to 1 */
  199. u64 out_hi = 0, out_lo = -1ULL;
  200. u32 pcicsrbar, pcicsrbar_sz;
  201. #ifdef DEBUG
  202. int neg_link_w;
  203. #endif
  204. pci_setup_indirect(hose, cfg_addr, cfg_data);
  205. /* Handle setup of outbound windows first */
  206. for (r = 0; r < hose->region_count; r++) {
  207. unsigned long flags = hose->regions[r].flags;
  208. u32 sz = (__ilog2_u64((u64)hose->regions[r].size) - 1);
  209. flags &= PCI_REGION_SYS_MEMORY|PCI_REGION_TYPE;
  210. if (flags != PCI_REGION_SYS_MEMORY) {
  211. u64 start = hose->regions[r].bus_start;
  212. u64 end = start + hose->regions[r].size;
  213. out_be32(&po->powbar, hose->regions[r].phys_start >> 12);
  214. out_be32(&po->potar, start >> 12);
  215. #ifdef CONFIG_SYS_PCI_64BIT
  216. out_be32(&po->potear, start >> 44);
  217. #else
  218. out_be32(&po->potear, 0);
  219. #endif
  220. if (hose->regions[r].flags & PCI_REGION_IO) {
  221. out_be32(&po->powar, POWAR_EN | sz |
  222. POWAR_IO_READ | POWAR_IO_WRITE);
  223. } else {
  224. out_be32(&po->powar, POWAR_EN | sz |
  225. POWAR_MEM_READ | POWAR_MEM_WRITE);
  226. out_lo = min(start, out_lo);
  227. out_hi = max(end, out_hi);
  228. }
  229. po++;
  230. }
  231. }
  232. debug("Outbound memory range: %llx:%llx\n", out_lo, out_hi);
  233. /* setup PCSRBAR/PEXCSRBAR */
  234. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, 0xffffffff);
  235. pci_hose_read_config_dword (hose, dev, PCI_BASE_ADDRESS_0, &pcicsrbar_sz);
  236. pcicsrbar_sz = ~pcicsrbar_sz + 1;
  237. if (out_hi < (0x100000000ull - pcicsrbar_sz) ||
  238. (out_lo > 0x100000000ull))
  239. pcicsrbar = 0x100000000ull - pcicsrbar_sz;
  240. else
  241. pcicsrbar = (out_lo - pcicsrbar_sz) & -pcicsrbar_sz;
  242. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, pcicsrbar);
  243. out_lo = min(out_lo, (u64)pcicsrbar);
  244. debug("PCICSRBAR @ 0x%x\n", pcicsrbar);
  245. pci_set_region(reg++, pcicsrbar, CONFIG_SYS_CCSRBAR_PHYS,
  246. pcicsrbar_sz, PCI_REGION_SYS_MEMORY);
  247. hose->region_count++;
  248. /* see if we are a PCIe or PCI controller */
  249. pci_hose_read_config_byte(hose, dev, FSL_PCIE_CAP_ID, &pcie_cap);
  250. /* inbound */
  251. inbound = fsl_pci_setup_inbound_windows(hose, out_lo, pcie_cap, pi);
  252. for (r = 0; r < hose->region_count; r++)
  253. debug("PCI reg:%d %016llx:%016llx %016llx %08x\n", r,
  254. (u64)hose->regions[r].phys_start,
  255. hose->regions[r].bus_start,
  256. hose->regions[r].size,
  257. hose->regions[r].flags);
  258. pci_register_hose(hose);
  259. pciauto_config_init(hose); /* grab pci_{mem,prefetch,io} */
  260. hose->current_busno = hose->first_busno;
  261. out_be32(&pci->pedr, 0xffffffff); /* Clear any errors */
  262. out_be32(&pci->peer, ~0x20140); /* Enable All Error Interupts except
  263. * - Master abort (pci)
  264. * - Master PERR (pci)
  265. * - ICCA (PCIe)
  266. */
  267. pci_hose_read_config_dword(hose, dev, PCI_DCR, &temp32);
  268. temp32 |= 0xf000e; /* set URR, FER, NFER (but not CER) */
  269. pci_hose_write_config_dword(hose, dev, PCI_DCR, temp32);
  270. if (pcie_cap == PCI_CAP_ID_EXP) {
  271. pci_hose_read_config_word(hose, dev, PCI_LTSSM, &ltssm);
  272. enabled = ltssm >= PCI_LTSSM_L0;
  273. #ifdef CONFIG_FSL_PCIE_RESET
  274. if (ltssm == 1) {
  275. int i;
  276. debug("....PCIe link error. " "LTSSM=0x%02x.", ltssm);
  277. /* assert PCIe reset */
  278. setbits_be32(&pci->pdb_stat, 0x08000000);
  279. (void) in_be32(&pci->pdb_stat);
  280. udelay(100);
  281. debug(" Asserting PCIe reset @%x = %x\n",
  282. &pci->pdb_stat, in_be32(&pci->pdb_stat));
  283. /* clear PCIe reset */
  284. clrbits_be32(&pci->pdb_stat, 0x08000000);
  285. asm("sync;isync");
  286. for (i=0; i<100 && ltssm < PCI_LTSSM_L0; i++) {
  287. pci_hose_read_config_word(hose, dev, PCI_LTSSM,
  288. &ltssm);
  289. udelay(1000);
  290. debug("....PCIe link error. "
  291. "LTSSM=0x%02x.\n", ltssm);
  292. }
  293. enabled = ltssm >= PCI_LTSSM_L0;
  294. /* we need to re-write the bar0 since a reset will
  295. * clear it
  296. */
  297. pci_hose_write_config_dword(hose, dev,
  298. PCI_BASE_ADDRESS_0, pcicsrbar);
  299. }
  300. #endif
  301. if (!enabled) {
  302. debug("....PCIE link error. Skipping scan."
  303. "LTSSM=0x%02x\n", ltssm);
  304. hose->last_busno = hose->first_busno;
  305. return;
  306. }
  307. out_be32(&pci->pme_msg_det, 0xffffffff);
  308. out_be32(&pci->pme_msg_int_en, 0xffffffff);
  309. #ifdef DEBUG
  310. pci_hose_read_config_word(hose, dev, PCI_LSR, &temp16);
  311. neg_link_w = (temp16 & 0x3f0 ) >> 4;
  312. printf("...PCIE LTSSM=0x%x, Negotiated link width=%d\n",
  313. ltssm, neg_link_w);
  314. #endif
  315. hose->current_busno++; /* Start scan with secondary */
  316. pciauto_prescan_setup_bridge(hose, dev, hose->current_busno);
  317. }
  318. /* Use generic setup_device to initialize standard pci regs,
  319. * but do not allocate any windows since any BAR found (such
  320. * as PCSRBAR) is not in this cpu's memory space.
  321. */
  322. pciauto_setup_device(hose, dev, 0, hose->pci_mem,
  323. hose->pci_prefetch, hose->pci_io);
  324. if (inbound) {
  325. pci_hose_read_config_word(hose, dev, PCI_COMMAND, &temp16);
  326. pci_hose_write_config_word(hose, dev, PCI_COMMAND,
  327. temp16 | PCI_COMMAND_MEMORY);
  328. }
  329. #ifndef CONFIG_PCI_NOSCAN
  330. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &temp8);
  331. /* Programming Interface (PCI_CLASS_PROG)
  332. * 0 == pci host or pcie root-complex,
  333. * 1 == pci agent or pcie end-point
  334. */
  335. if (!temp8) {
  336. printf(" Scanning PCI bus %02x\n",
  337. hose->current_busno);
  338. hose->last_busno = pci_hose_scan_bus(hose, hose->current_busno);
  339. } else {
  340. debug(" Not scanning PCI bus %02x. PI=%x\n",
  341. hose->current_busno, temp8);
  342. hose->last_busno = hose->current_busno;
  343. }
  344. /* if we are PCIe - update limit regs and subordinate busno
  345. * for the virtual P2P bridge
  346. */
  347. if (pcie_cap == PCI_CAP_ID_EXP) {
  348. pciauto_postscan_setup_bridge(hose, dev, hose->last_busno);
  349. }
  350. #else
  351. hose->last_busno = hose->current_busno;
  352. #endif
  353. /* Clear all error indications */
  354. if (pcie_cap == PCI_CAP_ID_EXP)
  355. out_be32(&pci->pme_msg_det, 0xffffffff);
  356. out_be32(&pci->pedr, 0xffffffff);
  357. pci_hose_read_config_word (hose, dev, PCI_DSR, &temp16);
  358. if (temp16) {
  359. pci_hose_write_config_word(hose, dev, PCI_DSR, 0xffff);
  360. }
  361. pci_hose_read_config_word (hose, dev, PCI_SEC_STATUS, &temp16);
  362. if (temp16) {
  363. pci_hose_write_config_word(hose, dev, PCI_SEC_STATUS, 0xffff);
  364. }
  365. }
  366. int fsl_is_pci_agent(struct pci_controller *hose)
  367. {
  368. u8 prog_if;
  369. pci_dev_t dev = PCI_BDF(hose->first_busno, 0, 0);
  370. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &prog_if);
  371. return (prog_if == FSL_PROG_IF_AGENT);
  372. }
  373. int fsl_pci_init_port(struct fsl_pci_info *pci_info,
  374. struct pci_controller *hose, int busno)
  375. {
  376. volatile ccsr_fsl_pci_t *pci;
  377. struct pci_region *r;
  378. pci = (ccsr_fsl_pci_t *) pci_info->regs;
  379. /* on non-PCIe controllers we don't have pme_msg_det so this code
  380. * should do nothing since the read will return 0
  381. */
  382. if (in_be32(&pci->pme_msg_det)) {
  383. out_be32(&pci->pme_msg_det, 0xffffffff);
  384. debug (" with errors. Clearing. Now 0x%08x",
  385. pci->pme_msg_det);
  386. }
  387. r = hose->regions + hose->region_count;
  388. /* outbound memory */
  389. pci_set_region(r++,
  390. pci_info->mem_bus,
  391. pci_info->mem_phys,
  392. pci_info->mem_size,
  393. PCI_REGION_MEM);
  394. /* outbound io */
  395. pci_set_region(r++,
  396. pci_info->io_bus,
  397. pci_info->io_phys,
  398. pci_info->io_size,
  399. PCI_REGION_IO);
  400. hose->region_count = r - hose->regions;
  401. hose->first_busno = busno;
  402. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  403. if (fsl_is_pci_agent(hose)) {
  404. fsl_pci_config_unlock(hose);
  405. hose->last_busno = hose->first_busno;
  406. }
  407. printf(" PCIE%x on bus %02x - %02x\n", pci_info->pci_num,
  408. hose->first_busno, hose->last_busno);
  409. return(hose->last_busno + 1);
  410. }
  411. /* Enable inbound PCI config cycles for agent/endpoint interface */
  412. void fsl_pci_config_unlock(struct pci_controller *hose)
  413. {
  414. pci_dev_t dev = PCI_BDF(hose->first_busno,0,0);
  415. u8 agent;
  416. u8 pcie_cap;
  417. u16 pbfr;
  418. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &agent);
  419. if (!agent)
  420. return;
  421. pci_hose_read_config_byte(hose, dev, FSL_PCIE_CAP_ID, &pcie_cap);
  422. if (pcie_cap != 0x0) {
  423. /* PCIe - set CFG_READY bit of Configuration Ready Register */
  424. pci_hose_write_config_byte(hose, dev, FSL_PCIE_CFG_RDY, 0x1);
  425. } else {
  426. /* PCI - clear ACL bit of PBFR */
  427. pci_hose_read_config_word(hose, dev, FSL_PCI_PBFR, &pbfr);
  428. pbfr &= ~0x20;
  429. pci_hose_write_config_word(hose, dev, FSL_PCI_PBFR, pbfr);
  430. }
  431. }
  432. #ifdef CONFIG_OF_BOARD_SETUP
  433. #include <libfdt.h>
  434. #include <fdt_support.h>
  435. void ft_fsl_pci_setup(void *blob, const char *pci_alias,
  436. struct pci_controller *hose)
  437. {
  438. int off = fdt_path_offset(blob, pci_alias);
  439. if (off >= 0) {
  440. u32 bus_range[2];
  441. bus_range[0] = 0;
  442. bus_range[1] = hose->last_busno - hose->first_busno;
  443. fdt_setprop(blob, off, "bus-range", &bus_range[0], 2*4);
  444. fdt_pci_dma_ranges(blob, off, hose);
  445. }
  446. }
  447. #endif