mpc7448hpc2.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444
  1. /*
  2. * Copyright (c) 2005 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2006
  5. * Alex Bounine , Tundra Semiconductor Corp.
  6. * Roy Zang , Freescale Corp.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * board specific configuration options for Freescale
  28. * MPC7448HPC2 (High-Performance Computing II) (Taiga) board
  29. *
  30. */
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. #undef DEBUG
  34. /* Board Configuration Definitions */
  35. /* MPC7448HPC2 (High-Performance Computing II) (Taiga) board */
  36. #define CONFIG_MPC7448HPC2
  37. #define CONFIG_74xx
  38. #define CONFIG_750FX /* this option to enable init of extended BATs */
  39. #define CONFIG_ALTIVEC /* undef to disable */
  40. #define CFG_BOARD_NAME "MPC7448 HPC II"
  41. #define CONFIG_IDENT_STRING " Freescale MPC7448 HPC II"
  42. #define CFG_OCN_CLK 133000000 /* 133 MHz */
  43. #define CFG_CONFIG_BUS_CLK 133000000
  44. #define CFG_CLK_SPREAD /* Enable Spread-Spectrum Clock generation */
  45. #undef CONFIG_ECC /* disable ECC support */
  46. /* Board-specific Initialization Functions to be called */
  47. #define CFG_BOARD_ASM_INIT
  48. #define CONFIG_BOARD_EARLY_INIT_F
  49. #define CONFIG_BOARD_EARLY_INIT_R
  50. #define CONFIG_MISC_INIT_R
  51. /* Default MAC Addresses for on-chip GIGE Controller */
  52. #define CONFIG_ETHADDR 00:06:D2:00:00:01
  53. #define CONFIG_HAS_ETH1
  54. #define CONFIG_ETH1ADDR 00:06:D2:00:00:02
  55. #define CONFIG_ENV_OVERWRITE
  56. /*
  57. * High Level Configuration Options
  58. * (easy to change)
  59. */
  60. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115000 */
  61. /*#define CFG_HUSH_PARSER */
  62. #undef CFG_HUSH_PARSER
  63. #define CFG_PROMPT_HUSH_PS2 "> "
  64. /* Pass open firmware flat tree */
  65. #define CONFIG_OF_FLAT_TREE 1
  66. #define CONFIG_OF_BOARD_SETUP 1
  67. /* maximum size of the flat tree (8K) */
  68. #define OF_FLAT_TREE_MAX_SIZE 8192
  69. #define OF_CPU "PowerPC,7448@0"
  70. #define OF_TSI "tsi108@c0000000"
  71. #define OF_TBCLK (bd->bi_busfreq / 8)
  72. #define OF_STDOUT_PATH "/tsi108@c0000000/serial@7808"
  73. /*
  74. * The following defines let you select what serial you want to use
  75. * for your console driver.
  76. *
  77. * what to do:
  78. * If you have hacked a serial cable onto the second DUART channel,
  79. * change the CFG_DUART port from 1 to 0 below.
  80. *
  81. */
  82. #define CONFIG_CONS_INDEX 1
  83. #define CFG_NS16550
  84. #define CFG_NS16550_SERIAL
  85. #define CFG_NS16550_REG_SIZE 1
  86. #define CFG_NS16550_CLK CFG_OCN_CLK * 8
  87. #define CFG_NS16550_COM1 (CFG_TSI108_CSR_RST_BASE+0x7808)
  88. #define CFG_NS16550_COM2 (CFG_TSI108_CSR_RST_BASE+0x7C08)
  89. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  90. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  91. #define CONFIG_ZERO_BOOTDELAY_CHECK
  92. #undef CONFIG_BOOTARGS
  93. /* #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\"
  94. * to mount root filesystem over NFS;echo" */
  95. #if (CONFIG_BOOTDELAY >= 0)
  96. #define CONFIG_BOOTCOMMAND "tftpboot 0x400000 zImage.initrd.elf;\
  97. setenv bootargs $(bootargs) $(bootargs_root) nfsroot=$(serverip):$(rootpath) \
  98. ip=$(ipaddr):$(serverip)$(bootargs_end); bootm 0x400000; "
  99. #define CONFIG_BOOTARGS "console=ttyS0,115200"
  100. #endif
  101. #undef CONFIG_EXTRA_ENV_SETTINGS
  102. #define CONFIG_SERIAL "No. 1"
  103. /* Networking Configuration */
  104. #define KSEG1ADDR(a) (a) /* Needed by the rtl8139 driver */
  105. #define CONFIG_TSI108_ETH
  106. #define CONFIG_TSI108_ETH_NUM_PORTS 2
  107. #define CONFIG_NET_MULTI
  108. #define CONFIG_IPADDR 172.27.234.48
  109. #define CONFIG_SERVERIP 172.27.234.10
  110. #define CONFIG_NETMASK 255.255.0.0
  111. #define CONFIG_GATEWAYIP 172.27.255.254
  112. #define CONFIG_BOOTFILE zImage.initrd.elf
  113. #define CONFIG_LOADADDR 0x400000
  114. /*-------------------------------------------------------------------------- */
  115. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  116. #define CFG_LOADS_BAUD_CHANGE /* allow baudrate changes */
  117. #undef CONFIG_WATCHDOG /* watchdog disabled */
  118. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
  119. CONFIG_BOOTP_BOOTFILESIZE)
  120. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  121. | CFG_CMD_ASKENV \
  122. | CFG_CMD_CACHE \
  123. | CFG_CMD_PCI \
  124. | CFG_CMD_I2C \
  125. | CFG_CMD_SDRAM \
  126. | CFG_CMD_EEPROM \
  127. | CFG_CMD_FLASH \
  128. | CFG_CMD_ENV \
  129. | CFG_CMD_BSP \
  130. | CFG_CMD_DHCP \
  131. | CFG_CMD_PING \
  132. | CFG_CMD_DATE)
  133. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  134. #include <cmd_confdefs.h>
  135. /*set date in u-boot*/
  136. #define CONFIG_RTC_M48T35A
  137. #define CFG_NVRAM_BASE_ADDR 0xfc000000
  138. #define CFG_NVRAM_SIZE 0x8000
  139. /*
  140. * Miscellaneous configurable options
  141. */
  142. #define CONFIG_VERSION_VARIABLE 1
  143. #define CONFIG_TSI108_I2C
  144. #define CFG_I2C_EEPROM_ADDR 0x50 /* I2C EEPROM page 1 */
  145. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  146. #define CFG_LONGHELP /* undef to save memory */
  147. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  148. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  149. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  150. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  151. #else
  152. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  153. #endif
  154. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)/* Print Buffer Size */
  155. #define CFG_MAXARGS 16 /* max number of command args */
  156. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  157. /*
  158. #define CFG_DRAM_TEST
  159. * DRAM tests
  160. * CFG_DRAM_TEST - enables the following tests.
  161. *
  162. * CFG_DRAM_TEST_DATA - Enables test for shorted or open data lines
  163. * Environment variable 'test_dram_data' must be
  164. * set to 'y'.
  165. * CFG_DRAM_TEST_ADDRESS - Enables test to verify that each word
  166. * is uniquely addressable. Environment variable
  167. * 'test_dram_address' must be set to 'y'.
  168. * CFG_DRAM_TEST_WALK - Enables test a 64-bit walking ones pattern test.
  169. * This test takes about 6 minutes to test 64 MB.
  170. * Environment variable 'test_dram_walk' must be
  171. * set to 'y'.
  172. */
  173. #undef CFG_DRAM_TEST
  174. #define CFG_MEMTEST_START 0x00400000 /* memtest works on */
  175. #define CFG_MEMTEST_END 0x07c00000 /* 4 ... 124 MB in DRAM */
  176. #if defined(CFG_DRAM_TEST)
  177. #define CFG_DRAM_TEST_DATA
  178. #define CFG_DRAM_TEST_ADDRESS
  179. #define CFG_DRAM_TEST_WALK
  180. #endif /* CFG_DRAM_TEST */
  181. #define CFG_LOAD_ADDR 0x00400000 /* default load address */
  182. #define CFG_HZ 1000 /* decr freq: 1ms ticks */
  183. /*
  184. * Low Level Configuration Settings
  185. * (address mappings, register initial values, etc.)
  186. * You should know what you are doing if you make changes here.
  187. */
  188. /*-----------------------------------------------------------------------
  189. * Definitions for initial stack pointer and data area
  190. */
  191. /*
  192. * When locking data in cache you should point the CFG_INIT_RAM_ADDRESS
  193. * To an unused memory region. The stack will remain in cache until RAM
  194. * is initialized
  195. */
  196. #undef CFG_INIT_RAM_LOCK
  197. #define CFG_INIT_RAM_ADDR 0x07d00000 /* unused memory region */
  198. #define CFG_INIT_RAM_END 0x4000/* larger space - we have SDRAM initialized */
  199. #define CFG_GBL_DATA_SIZE 128/* size in bytes reserved for init data */
  200. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  201. /*-----------------------------------------------------------------------
  202. * Start addresses for the final memory configuration
  203. * (Set up by the startup code)
  204. * Please note that CFG_SDRAM_BASE _must_ start at 0
  205. */
  206. #define CFG_SDRAM_BASE 0x00000000 /* first 256 MB of SDRAM */
  207. #define CFG_SDRAM1_BASE 0x10000000 /* next 256MB of SDRAM */
  208. #define CFG_SDRAM2_BASE 0x40000000 /* beginning of non-cacheable alias for SDRAM - first 256MB */
  209. #define CFG_SDRAM3_BASE 0x50000000 /* next Non-Cacheable 256MB of SDRAM */
  210. #define CFG_PCI_PFM_BASE 0x80000000 /* Prefetchable (cacheable) PCI/X PFM and SDRAM OCN (128MB+128MB) */
  211. #define CFG_PCI_MEM32_BASE 0xE0000000 /* Non-Cacheable PCI/X MEM and SDRAM OCN (128MB+128MB) */
  212. #define CFG_MISC_REGION_BASE 0xf0000000 /* Base Address for (PCI/X + Flash) region */
  213. #define CFG_FLASH_BASE 0xff000000 /* Base Address of Flash device */
  214. #define CFG_FLASH_BASE2 0xfe000000 /* Alternate Flash Base Address */
  215. #define CONFIG_VERY_BIG_RAM /* we will use up to 256M memory for cause we are short of BATS */
  216. #define PCI0_IO_BASE_BOOTM 0xfd000000
  217. #define CFG_RESET_ADDRESS 0x3fffff00
  218. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  219. #define CFG_MONITOR_BASE TEXT_BASE /* u-boot code base */
  220. #define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */
  221. /* Peripheral Device section */
  222. /*
  223. * Resources on the Tsi108
  224. */
  225. #define CFG_TSI108_CSR_RST_BASE 0xC0000000 /* Tsi108 CSR base after reset */
  226. #define CFG_TSI108_CSR_BASE CFG_TSI108_CSR_RST_BASE /* Runtime Tsi108 CSR base */
  227. #define ENABLE_PCI_CSR_BAR /* enables access to Tsi108 CSRs from the PCI/X bus */
  228. #undef DISABLE_PBM
  229. /*
  230. * PCI stuff
  231. *
  232. */
  233. #define CONFIG_PCI /* include pci support */
  234. #define CONFIG_TSI108_PCI /* include tsi108 pci support */
  235. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  236. #define PCI_HOST_FORCE 1 /* configure as pci host */
  237. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  238. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  239. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  240. /* PCI MEMORY MAP section */
  241. /* PCI view of System Memory */
  242. #define CFG_PCI_MEMORY_BUS 0x00000000
  243. #define CFG_PCI_MEMORY_PHYS 0x00000000
  244. #define CFG_PCI_MEMORY_SIZE 0x80000000
  245. /* PCI Memory Space */
  246. #define CFG_PCI_MEM_BUS (CFG_PCI_MEM_PHYS)
  247. #define CFG_PCI_MEM_PHYS (CFG_PCI_MEM32_BASE) /* 0xE0000000 */
  248. #define CFG_PCI_MEM_SIZE 0x10000000 /* 256 MB space for PCI/X Mem + SDRAM OCN */
  249. /* PCI I/O Space */
  250. #define CFG_PCI_IO_BUS 0x00000000
  251. #define CFG_PCI_IO_PHYS 0xfa000000 /* Changed from fd000000 */
  252. #define CFG_PCI_IO_SIZE 0x01000000 /* 16MB */
  253. #define _IO_BASE 0x00000000 /* points to PCI I/O space */
  254. /* PCI Config Space mapping */
  255. #define CFG_PCI_CFG_BASE 0xfb000000 /* Changed from FE000000 */
  256. #define CFG_PCI_CFG_SIZE 0x01000000 /* 16MB */
  257. #define CFG_IBAT0U 0xFE0003FF
  258. #define CFG_IBAT0L 0xFE000002
  259. #define CFG_IBAT1U 0x00007FFF
  260. #define CFG_IBAT1L 0x00000012
  261. #define CFG_IBAT2U 0x80007FFF
  262. #define CFG_IBAT2L 0x80000022
  263. #define CFG_IBAT3U 0x00000000
  264. #define CFG_IBAT3L 0x00000000
  265. #define CFG_IBAT4U 0x00000000
  266. #define CFG_IBAT4L 0x00000000
  267. #define CFG_IBAT5U 0x00000000
  268. #define CFG_IBAT5L 0x00000000
  269. #define CFG_IBAT6U 0x00000000
  270. #define CFG_IBAT6L 0x00000000
  271. #define CFG_IBAT7U 0x00000000
  272. #define CFG_IBAT7L 0x00000000
  273. #define CFG_DBAT0U 0xE0003FFF
  274. #define CFG_DBAT0L 0xE000002A
  275. #define CFG_DBAT1U 0x00007FFF
  276. #define CFG_DBAT1L 0x00000012
  277. #define CFG_DBAT2U 0x00000000
  278. #define CFG_DBAT2L 0x00000000
  279. #define CFG_DBAT3U 0xC0000003
  280. #define CFG_DBAT3L 0xC000002A
  281. #define CFG_DBAT4U 0x00000000
  282. #define CFG_DBAT4L 0x00000000
  283. #define CFG_DBAT5U 0x00000000
  284. #define CFG_DBAT5L 0x00000000
  285. #define CFG_DBAT6U 0x00000000
  286. #define CFG_DBAT6L 0x00000000
  287. #define CFG_DBAT7U 0x00000000
  288. #define CFG_DBAT7L 0x00000000
  289. /* I2C addresses for the two DIMM SPD chips */
  290. #define DIMM0_I2C_ADDR 0x51
  291. #define DIMM1_I2C_ADDR 0x52
  292. /*
  293. * For booting Linux, the board info and command line data
  294. * have to be in the first 8 MB of memory, since this is
  295. * the maximum mapped by the Linux kernel during initialization.
  296. */
  297. #define CFG_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
  298. /*-----------------------------------------------------------------------
  299. * FLASH organization
  300. */
  301. #define CFG_MAX_FLASH_BANKS 1/* Flash can be at one of two addresses */
  302. #define FLASH_BANK_SIZE 0x01000000 /* 16 MB Total */
  303. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE, CFG_FLASH_BASE2}
  304. #define CFG_FLASH_CFI_DRIVER
  305. #define CFG_FLASH_CFI
  306. #define CFG_FLASH_CFI_SWAP
  307. #define PHYS_FLASH_SIZE 0x01000000
  308. #define CFG_MAX_FLASH_SECT (128)
  309. #define CFG_ENV_IS_IN_NVRAM
  310. #define CFG_ENV_ADDR 0xFC000000
  311. #define CFG_ENV_OFFSET 0x00000000 /* Offset of Environment Sector */
  312. #define CFG_ENV_SIZE 0x00000400 /* Total Size of Environment Space */
  313. /*-----------------------------------------------------------------------
  314. * Cache Configuration
  315. */
  316. #define CFG_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
  317. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  318. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  319. #endif
  320. /*-----------------------------------------------------------------------
  321. * L2CR setup -- make sure this is right for your board!
  322. * look in include/mpc74xx.h for the defines used here
  323. */
  324. #undef CFG_L2
  325. #define L2_INIT 0
  326. #define L2_ENABLE (L2_INIT | L2CR_L2E)
  327. /*
  328. * Internal Definitions
  329. *
  330. * Boot Flags
  331. */
  332. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  333. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  334. #define CFG_EXCEPTION_AFTER_RELOCATE
  335. #define CFG_SERIAL_HANG_IN_EXCEPTION
  336. #endif /* __CONFIG_H */