cpu.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /*
  2. * (C) Copyright 2000-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * CPU specific code
  25. *
  26. * written or collected and sometimes rewritten by
  27. * Magnus Damm <damm@bitsmart.com>
  28. *
  29. * minor modifications by
  30. * Wolfgang Denk <wd@denx.de>
  31. */
  32. #include <common.h>
  33. #include <watchdog.h>
  34. #include <command.h>
  35. #include <asm/cache.h>
  36. #include <ppc4xx.h>
  37. #if !defined(CONFIG_405)
  38. DECLARE_GLOBAL_DATA_PTR;
  39. #endif
  40. #if defined(CONFIG_440)
  41. #define FREQ_EBC (sys_info.freqEPB)
  42. #else
  43. #define FREQ_EBC (sys_info.freqPLB / sys_info.pllExtBusDiv)
  44. #endif
  45. #if defined(CONFIG_405GP) || \
  46. defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  47. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  48. #define PCI_ASYNC
  49. int pci_async_enabled(void)
  50. {
  51. #if defined(CONFIG_405GP)
  52. return (mfdcr(strap) & PSR_PCI_ASYNC_EN);
  53. #endif
  54. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  55. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  56. unsigned long val;
  57. mfsdr(sdr_sdstp1, val);
  58. return (val & SDR0_SDSTP1_PAME_MASK);
  59. #endif
  60. }
  61. #endif
  62. #if defined(CONFIG_PCI) && !defined(CONFIG_IOP480) && !defined(CONFIG_405)
  63. int pci_arbiter_enabled(void)
  64. {
  65. #if defined(CONFIG_405GP)
  66. return (mfdcr(strap) & PSR_PCI_ARBIT_EN);
  67. #endif
  68. #if defined(CONFIG_405EP)
  69. return (mfdcr(cpc0_pci) & CPC0_PCI_ARBIT_EN);
  70. #endif
  71. #if defined(CONFIG_440GP)
  72. return (mfdcr(cpc0_strp1) & CPC0_STRP1_PAE_MASK);
  73. #endif
  74. #if defined(CONFIG_440GX) || \
  75. defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  76. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  77. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  78. unsigned long val;
  79. mfsdr(sdr_sdstp1, val);
  80. return (val & SDR0_SDSTP1_PAE_MASK);
  81. #endif
  82. }
  83. #endif
  84. #if defined(CONFIG_405EP) || defined(CONFIG_440GX) || \
  85. defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  86. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  87. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  88. #define I2C_BOOTROM
  89. int i2c_bootrom_enabled(void)
  90. {
  91. #if defined(CONFIG_405EP)
  92. return (mfdcr(cpc0_boot) & CPC0_BOOT_SEP);
  93. #else
  94. unsigned long val;
  95. mfsdr(sdr_sdcs, val);
  96. return (val & SDR0_SDCS_SDD);
  97. #endif
  98. }
  99. #if defined(CONFIG_440GX)
  100. #define SDR0_PINSTP_SHIFT 29
  101. static char *bootstrap_str[] = {
  102. "EBC (16 bits)",
  103. "EBC (8 bits)",
  104. "EBC (32 bits)",
  105. "EBC (8 bits)",
  106. "PCI",
  107. "I2C (Addr 0x54)",
  108. "Reserved",
  109. "I2C (Addr 0x50)",
  110. };
  111. #endif
  112. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  113. #define SDR0_PINSTP_SHIFT 30
  114. static char *bootstrap_str[] = {
  115. "EBC (8 bits)",
  116. "PCI",
  117. "I2C (Addr 0x54)",
  118. "I2C (Addr 0x50)",
  119. };
  120. #endif
  121. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  122. #define SDR0_PINSTP_SHIFT 29
  123. static char *bootstrap_str[] = {
  124. "EBC (8 bits)",
  125. "PCI",
  126. "NAND (8 bits)",
  127. "EBC (16 bits)",
  128. "EBC (16 bits)",
  129. "I2C (Addr 0x54)",
  130. "PCI",
  131. "I2C (Addr 0x52)",
  132. };
  133. #endif
  134. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  135. #define SDR0_PINSTP_SHIFT 29
  136. static char *bootstrap_str[] = {
  137. "EBC (8 bits)",
  138. "EBC (16 bits)",
  139. "EBC (16 bits)",
  140. "NAND (8 bits)",
  141. "PCI",
  142. "I2C (Addr 0x54)",
  143. "PCI",
  144. "I2C (Addr 0x52)",
  145. };
  146. #endif
  147. #if defined(SDR0_PINSTP_SHIFT)
  148. static int bootstrap_option(void)
  149. {
  150. unsigned long val;
  151. mfsdr(sdr_pinstp, val);
  152. return ((val & 0xe0000000) >> SDR0_PINSTP_SHIFT);
  153. }
  154. #endif /* SDR0_PINSTP_SHIFT */
  155. #endif
  156. #if defined(CONFIG_440)
  157. static int do_chip_reset(unsigned long sys0, unsigned long sys1);
  158. #endif
  159. int checkcpu (void)
  160. {
  161. #if !defined(CONFIG_405) /* not used on Xilinx 405 FPGA implementations */
  162. uint pvr = get_pvr();
  163. ulong clock = gd->cpu_clk;
  164. char buf[32];
  165. char addstr[64] = "";
  166. #if !defined(CONFIG_IOP480)
  167. sys_info_t sys_info;
  168. puts ("CPU: ");
  169. get_sys_info(&sys_info);
  170. puts("AMCC PowerPC 4");
  171. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || defined(CONFIG_405EP)
  172. puts("05");
  173. #endif
  174. #if defined(CONFIG_440)
  175. puts("40");
  176. #endif
  177. switch (pvr) {
  178. case PVR_405GP_RB:
  179. puts("GP Rev. B");
  180. break;
  181. case PVR_405GP_RC:
  182. puts("GP Rev. C");
  183. break;
  184. case PVR_405GP_RD:
  185. puts("GP Rev. D");
  186. break;
  187. #ifdef CONFIG_405GP
  188. case PVR_405GP_RE: /* 405GP rev E and 405CR rev C have same PVR */
  189. puts("GP Rev. E");
  190. break;
  191. #endif
  192. case PVR_405CR_RA:
  193. puts("CR Rev. A");
  194. break;
  195. case PVR_405CR_RB:
  196. puts("CR Rev. B");
  197. break;
  198. #ifdef CONFIG_405CR
  199. case PVR_405CR_RC: /* 405GP rev E and 405CR rev C have same PVR */
  200. puts("CR Rev. C");
  201. break;
  202. #endif
  203. case PVR_405GPR_RB:
  204. puts("GPr Rev. B");
  205. break;
  206. case PVR_405EP_RB:
  207. puts("EP Rev. B");
  208. break;
  209. #if defined(CONFIG_440)
  210. case PVR_440GP_RB:
  211. puts("GP Rev. B");
  212. /* See errata 1.12: CHIP_4 */
  213. if ((mfdcr(cpc0_sys0) != mfdcr(cpc0_strp0)) ||
  214. (mfdcr(cpc0_sys1) != mfdcr(cpc0_strp1)) ){
  215. puts ( "\n\t CPC0_SYSx DCRs corrupted. "
  216. "Resetting chip ...\n");
  217. udelay( 1000 * 1000 ); /* Give time for serial buf to clear */
  218. do_chip_reset ( mfdcr(cpc0_strp0),
  219. mfdcr(cpc0_strp1) );
  220. }
  221. break;
  222. case PVR_440GP_RC:
  223. puts("GP Rev. C");
  224. break;
  225. case PVR_440GX_RA:
  226. puts("GX Rev. A");
  227. break;
  228. case PVR_440GX_RB:
  229. puts("GX Rev. B");
  230. break;
  231. case PVR_440GX_RC:
  232. puts("GX Rev. C");
  233. break;
  234. case PVR_440GX_RF:
  235. puts("GX Rev. F");
  236. break;
  237. case PVR_440EP_RA:
  238. puts("EP Rev. A");
  239. break;
  240. #ifdef CONFIG_440EP
  241. case PVR_440EP_RB: /* 440EP rev B and 440GR rev A have same PVR */
  242. puts("EP Rev. B");
  243. break;
  244. case PVR_440EP_RC: /* 440EP rev C and 440GR rev B have same PVR */
  245. puts("EP Rev. C");
  246. break;
  247. #endif /* CONFIG_440EP */
  248. #ifdef CONFIG_440GR
  249. case PVR_440GR_RA: /* 440EP rev B and 440GR rev A have same PVR */
  250. puts("GR Rev. A");
  251. break;
  252. case PVR_440GR_RB: /* 440EP rev C and 440GR rev B have same PVR */
  253. puts("GR Rev. B");
  254. break;
  255. #endif /* CONFIG_440GR */
  256. #endif /* CONFIG_440 */
  257. case PVR_440EPX1_RA:
  258. puts("EPx Rev. A");
  259. strcpy(addstr, "Security/Kasumi support");
  260. break;
  261. case PVR_440EPX2_RA:
  262. puts("EPx Rev. A");
  263. strcpy(addstr, "No Security/Kasumi support");
  264. break;
  265. case PVR_440GRX1_RA:
  266. puts("GRx Rev. A");
  267. strcpy(addstr, "Security/Kasumi support");
  268. break;
  269. case PVR_440GRX2_RA:
  270. puts("GRx Rev. A");
  271. strcpy(addstr, "No Security/Kasumi support");
  272. break;
  273. case PVR_440SP_RA:
  274. puts("SP Rev. A");
  275. break;
  276. case PVR_440SP_RB:
  277. puts("SP Rev. B");
  278. break;
  279. case PVR_440SPe_RA:
  280. puts("SPe Rev. A");
  281. break;
  282. case PVR_440SPe_RB:
  283. puts("SPe Rev. B");
  284. break;
  285. default:
  286. printf (" UNKNOWN (PVR=%08x)", pvr);
  287. break;
  288. }
  289. printf (" at %s MHz (PLB=%lu, OPB=%lu, EBC=%lu MHz)\n", strmhz(buf, clock),
  290. sys_info.freqPLB / 1000000,
  291. sys_info.freqPLB / sys_info.pllOpbDiv / 1000000,
  292. FREQ_EBC / 1000000);
  293. if (addstr[0] != 0)
  294. printf(" %s\n", addstr);
  295. #if defined(I2C_BOOTROM)
  296. printf (" I2C boot EEPROM %sabled\n", i2c_bootrom_enabled() ? "en" : "dis");
  297. #if defined(SDR0_PINSTP_SHIFT)
  298. printf (" Bootstrap Option %c - ", (char)bootstrap_option() + 'A');
  299. printf ("Boot ROM Location %s\n", bootstrap_str[bootstrap_option()]);
  300. #endif
  301. #endif
  302. #if defined(CONFIG_PCI)
  303. printf (" Internal PCI arbiter %sabled", pci_arbiter_enabled() ? "en" : "dis");
  304. #endif
  305. #if defined(PCI_ASYNC)
  306. if (pci_async_enabled()) {
  307. printf (", PCI async ext clock used");
  308. } else {
  309. printf (", PCI sync clock at %lu MHz",
  310. sys_info.freqPLB / sys_info.pllPciDiv / 1000000);
  311. }
  312. #endif
  313. #if defined(CONFIG_PCI)
  314. putc('\n');
  315. #endif
  316. #if defined(CONFIG_405EP)
  317. printf (" 16 kB I-Cache 16 kB D-Cache");
  318. #elif defined(CONFIG_440)
  319. printf (" 32 kB I-Cache 32 kB D-Cache");
  320. #else
  321. printf (" 16 kB I-Cache %d kB D-Cache",
  322. ((pvr | 0x00000001) == PVR_405GPR_RB) ? 16 : 8);
  323. #endif
  324. #endif /* !defined(CONFIG_IOP480) */
  325. #if defined(CONFIG_IOP480)
  326. printf ("PLX IOP480 (PVR=%08x)", pvr);
  327. printf (" at %s MHz:", strmhz(buf, clock));
  328. printf (" %u kB I-Cache", 4);
  329. printf (" %u kB D-Cache", 2);
  330. #endif
  331. #endif /* !defined(CONFIG_405) */
  332. putc ('\n');
  333. return 0;
  334. }
  335. #if defined (CONFIG_440SPE)
  336. int ppc440spe_revB() {
  337. unsigned int pvr;
  338. pvr = get_pvr();
  339. if (pvr == PVR_440SPe_RB)
  340. return 1;
  341. else
  342. return 0;
  343. }
  344. #endif
  345. /* ------------------------------------------------------------------------- */
  346. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  347. {
  348. #if defined(CONFIG_YOSEMITE) || defined(CONFIG_YELLOWSTONE)
  349. /*give reset to BCSR*/
  350. *(unsigned char*)(CFG_BCSR_BASE | 0x06) = 0x09;
  351. #else
  352. /*
  353. * Initiate system reset in debug control register DBCR
  354. */
  355. __asm__ __volatile__("lis 3, 0x3000" ::: "r3");
  356. #if defined(CONFIG_440)
  357. __asm__ __volatile__("mtspr 0x134, 3");
  358. #else
  359. __asm__ __volatile__("mtspr 0x3f2, 3");
  360. #endif
  361. #endif/* defined(CONFIG_YOSEMITE) || defined(CONFIG_YELLOWSTONE)*/
  362. return 1;
  363. }
  364. #if defined(CONFIG_440)
  365. static int do_chip_reset (unsigned long sys0, unsigned long sys1)
  366. {
  367. /* Changes to cpc0_sys0 and cpc0_sys1 require chip
  368. * reset.
  369. */
  370. mtdcr (cntrl0, mfdcr (cntrl0) | 0x80000000); /* Set SWE */
  371. mtdcr (cpc0_sys0, sys0);
  372. mtdcr (cpc0_sys1, sys1);
  373. mtdcr (cntrl0, mfdcr (cntrl0) & ~0x80000000); /* Clr SWE */
  374. mtspr (dbcr0, 0x20000000); /* Reset the chip */
  375. return 1;
  376. }
  377. #endif
  378. /*
  379. * Get timebase clock frequency
  380. */
  381. unsigned long get_tbclk (void)
  382. {
  383. #if !defined(CONFIG_IOP480)
  384. sys_info_t sys_info;
  385. get_sys_info(&sys_info);
  386. return (sys_info.freqProcessor);
  387. #else
  388. return (66000000);
  389. #endif
  390. }
  391. #if defined(CONFIG_WATCHDOG)
  392. void
  393. watchdog_reset(void)
  394. {
  395. int re_enable = disable_interrupts();
  396. reset_4xx_watchdog();
  397. if (re_enable) enable_interrupts();
  398. }
  399. void
  400. reset_4xx_watchdog(void)
  401. {
  402. /*
  403. * Clear TSR(WIS) bit
  404. */
  405. mtspr(tsr, 0x40000000);
  406. }
  407. #endif /* CONFIG_WATCHDOG */