lwmon5.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. /************************************************************************
  21. * lwmon5.h - configuration for lwmon5 board
  22. ***********************************************************************/
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*-----------------------------------------------------------------------
  26. * High Level Configuration Options
  27. *----------------------------------------------------------------------*/
  28. #define CONFIG_LWMON5 1 /* Board is lwmon5 */
  29. #define CONFIG_440EPX 1 /* Specific PPC440EPx */
  30. #define CONFIG_440 1 /* ... PPC440 family */
  31. #define CONFIG_4xx 1 /* ... PPC4xx family */
  32. #define CONFIG_SYS_CLK_FREQ 33300000 /* external freq to pll */
  33. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  34. #define CONFIG_BOARD_POSTCLK_INIT 1 /* Call board_postclk_init */
  35. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  36. #define CONFIG_BOARD_RESET 1 /* Call board_reset */
  37. /*-----------------------------------------------------------------------
  38. * Base addresses -- Note these are effective addresses where the
  39. * actual resources get mapped (not physical addresses)
  40. *----------------------------------------------------------------------*/
  41. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
  42. #define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc() */
  43. #define CFG_BOOT_BASE_ADDR 0xf0000000
  44. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  45. #define CFG_FLASH_BASE 0xf8000000 /* start of FLASH */
  46. #define CFG_MONITOR_BASE TEXT_BASE
  47. #define CFG_LIME_BASE_0 0xc0000000
  48. #define CFG_LIME_BASE_1 0xc1000000
  49. #define CFG_LIME_BASE_2 0xc2000000
  50. #define CFG_LIME_BASE_3 0xc3000000
  51. #define CFG_FPGA_BASE_0 0xc4000000
  52. #define CFG_FPGA_BASE_1 0xc4200000
  53. #define CFG_OCM_BASE 0xe0010000 /* ocm */
  54. #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
  55. #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  56. #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
  57. #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
  58. #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
  59. /* Don't change either of these */
  60. #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
  61. #define CFG_USB2D0_BASE 0xe0000100
  62. #define CFG_USB_DEVICE 0xe0000000
  63. #define CFG_USB_HOST 0xe0000400
  64. /*-----------------------------------------------------------------------
  65. * Initial RAM & stack pointer
  66. *----------------------------------------------------------------------*/
  67. /*
  68. * On LWMON5 we use D-cache as init-ram and stack pointer. We also move
  69. * the POST_WORD from OCM to a 440EPx register that preserves it's
  70. * content during reset (GPT0_COMP6). This way we reserve the OCM (16k)
  71. * for logbuffer only. (GPT0_COMP1-COMP5 are reserved for logbuffer header.)
  72. */
  73. #define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */
  74. #define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
  75. #define CFG_INIT_RAM_END (4 << 10)
  76. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data*/
  77. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  78. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  79. #define CFG_POST_ALT_WORD_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP6)
  80. /* unused GPT0 COMP reg */
  81. #define CFG_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
  82. /* 440EPx errata CHIP 11 */
  83. #define CFG_OCM_SIZE (16 << 10)
  84. /* Additional registers for watchdog timer post test */
  85. #define CFG_WATCHDOG_TIME_ADDR (CFG_PERIPHERAL_BASE + GPT0_MASK2)
  86. #define CFG_WATCHDOG_FLAGS_ADDR (CFG_PERIPHERAL_BASE + GPT0_MASK1)
  87. #define CFG_DSPIC_TEST_ADDR CFG_WATCHDOG_FLAGS_ADDR
  88. #define CFG_OCM_STATUS_ADDR CFG_WATCHDOG_FLAGS_ADDR
  89. #define CFG_WATCHDOG_MAGIC 0x12480000
  90. #define CFG_WATCHDOG_MAGIC_MASK 0xFFFF0000
  91. #define CFG_DSPIC_TEST_MASK 0x00000001
  92. #define CFG_OCM_STATUS_OK 0x00009A00
  93. #define CFG_OCM_STATUS_FAIL 0x0000A300
  94. #define CFG_OCM_STATUS_MASK 0x0000FF00
  95. /*-----------------------------------------------------------------------
  96. * Serial Port
  97. *----------------------------------------------------------------------*/
  98. #undef CFG_EXT_SERIAL_CLOCK /* no external clock provided */
  99. #define CONFIG_BAUDRATE 115200
  100. #define CONFIG_SERIAL_MULTI 1
  101. /* define this if you want console on UART1 */
  102. #define CONFIG_UART1_CONSOLE 1 /* use UART1 as console */
  103. #define CFG_BAUDRATE_TABLE \
  104. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  105. /*-----------------------------------------------------------------------
  106. * Environment
  107. *----------------------------------------------------------------------*/
  108. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  109. /*-----------------------------------------------------------------------
  110. * FLASH related
  111. *----------------------------------------------------------------------*/
  112. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  113. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  114. #define CFG_FLASH0 0xFC000000
  115. #define CFG_FLASH1 0xF8000000
  116. #define CFG_FLASH_BANKS_LIST { CFG_FLASH1, CFG_FLASH0 }
  117. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  118. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  119. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  120. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  121. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  122. #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
  123. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  124. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  125. #define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
  126. #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
  127. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  128. /* Address and size of Redundant Environment Sector */
  129. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  130. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  131. /*-----------------------------------------------------------------------
  132. * DDR SDRAM
  133. *----------------------------------------------------------------------*/
  134. #define CFG_MBYTES_SDRAM (256) /* 256MB */
  135. #define CFG_DDR_CACHED_ADDR 0x40000000 /* setup 2nd TLB cached here */
  136. #define CONFIG_DDR_DATA_EYE 1 /* use DDR2 optimization */
  137. #define CONFIG_DDR_ECC 1 /* enable ECC */
  138. #define CFG_POST_ECC_ON CFG_POST_ECC
  139. /* POST support */
  140. #define CONFIG_POST (CFG_POST_CACHE | \
  141. CFG_POST_CPU | \
  142. CFG_POST_ECC_ON | \
  143. CFG_POST_ETHER | \
  144. CFG_POST_FPU | \
  145. CFG_POST_I2C | \
  146. CFG_POST_MEMORY | \
  147. CFG_POST_OCM | \
  148. CFG_POST_RTC | \
  149. CFG_POST_SPR | \
  150. CFG_POST_UART | \
  151. CFG_POST_SYSMON | \
  152. CFG_POST_WATCHDOG | \
  153. CFG_POST_DSP | \
  154. CFG_POST_BSPEC1 | \
  155. CFG_POST_BSPEC2 | \
  156. CFG_POST_BSPEC3 | \
  157. CFG_POST_BSPEC4 | \
  158. CFG_POST_BSPEC5)
  159. #define CONFIG_POST_WATCHDOG {\
  160. "Watchdog timer test", \
  161. "watchdog", \
  162. "This test checks the watchdog timer.", \
  163. POST_RAM | POST_POWERON | POST_SLOWTEST | POST_MANUAL | POST_REBOOT, \
  164. &lwmon5_watchdog_post_test, \
  165. NULL, \
  166. NULL, \
  167. CFG_POST_WATCHDOG \
  168. }
  169. #define CONFIG_POST_BSPEC1 {\
  170. "dsPIC init test", \
  171. "dspic_init", \
  172. "This test returns result of dsPIC READY test run earlier.", \
  173. POST_RAM | POST_ALWAYS, \
  174. &dspic_init_post_test, \
  175. NULL, \
  176. NULL, \
  177. CFG_POST_BSPEC1 \
  178. }
  179. #define CONFIG_POST_BSPEC2 {\
  180. "dsPIC test", \
  181. "dspic", \
  182. "This test gets result of dsPIC POST and dsPIC version.", \
  183. POST_RAM | POST_ALWAYS, \
  184. &dspic_post_test, \
  185. NULL, \
  186. NULL, \
  187. CFG_POST_BSPEC2 \
  188. }
  189. #define CONFIG_POST_BSPEC3 {\
  190. "FPGA test", \
  191. "fpga", \
  192. "This test checks FPGA registers and memory.", \
  193. POST_RAM | POST_ALWAYS, \
  194. &fpga_post_test, \
  195. NULL, \
  196. NULL, \
  197. CFG_POST_BSPEC3 \
  198. }
  199. #define CONFIG_POST_BSPEC4 {\
  200. "GDC test", \
  201. "gdc", \
  202. "This test checks GDC registers and memory.", \
  203. POST_RAM | POST_ALWAYS, \
  204. &gdc_post_test, \
  205. NULL, \
  206. NULL, \
  207. CFG_POST_BSPEC4 \
  208. }
  209. #define CONFIG_POST_BSPEC5 {\
  210. "SYSMON1 test", \
  211. "sysmon1", \
  212. "This test checks GPIO_62_EPX pin indicating power failure.", \
  213. POST_RAM | POST_MANUAL | POST_NORMAL | POST_SLOWTEST, \
  214. &sysmon1_post_test, \
  215. NULL, \
  216. NULL, \
  217. CFG_POST_BSPEC5 \
  218. }
  219. #define CFG_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
  220. #define CONFIG_LOGBUFFER
  221. /* Reserve GPT0_COMP1-COMP5 for logbuffer header */
  222. #define CONFIG_ALT_LH_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP1)
  223. #define CONFIG_ALT_LB_ADDR (CFG_OCM_BASE)
  224. #define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
  225. /*-----------------------------------------------------------------------
  226. * I2C
  227. *----------------------------------------------------------------------*/
  228. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  229. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  230. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  231. #define CFG_I2C_SLAVE 0x7F
  232. #define CFG_I2C_EEPROM_ADDR 0x53 /* EEPROM AT24C128 */
  233. #define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
  234. #define CFG_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel AT24C128 has */
  235. /* 64 byte page write mode using*/
  236. /* last 6 bits of the address */
  237. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  238. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  239. #define CONFIG_RTC_PCF8563 1 /* enable Philips PCF8563 RTC */
  240. #define CFG_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */
  241. #define CFG_I2C_KEYBD_ADDR 0x56 /* PIC LWE keyboard */
  242. #define CFG_I2C_DSPIC_IO_ADDR 0x57 /* PIC I/O addr */
  243. #define CONFIG_POST_KEY_MAGIC "3C+3E" /* press F3 + F5 keys to force POST */
  244. #if 0
  245. #define CONFIG_AUTOBOOT_KEYED /* Enable "password" protection */
  246. #define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d sec...\n"
  247. #define CONFIG_AUTOBOOT_DELAY_STR " " /* "password" */
  248. #endif
  249. #define CONFIG_PREBOOT "setenv bootdelay 15"
  250. #undef CONFIG_BOOTARGS
  251. #define CONFIG_EXTRA_ENV_SETTINGS \
  252. "hostname=lwmon5\0" \
  253. "netdev=eth0\0" \
  254. "unlock=yes\0" \
  255. "logversion=2\0" \
  256. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  257. "nfsroot=${serverip}:${rootpath}\0" \
  258. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  259. "addip=setenv bootargs ${bootargs} " \
  260. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  261. ":${hostname}:${netdev}:off panic=1\0" \
  262. "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate}\0"\
  263. "addmisc=setenv bootargs ${bootargs} rtc-pcf8563.probe=0,0x51\0"\
  264. "flash_nfs=run nfsargs addip addtty addmisc;" \
  265. "bootm ${kernel_addr}\0" \
  266. "flash_self=run ramargs addip addtty addmisc;" \
  267. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  268. "net_nfs=tftp 200000 ${bootfile};" \
  269. "run nfsargs addip addtty addmisc;bootm\0" \
  270. "rootpath=/opt/eldk/ppc_4xxFP\0" \
  271. "bootfile=/tftpboot/lwmon5/uImage\0" \
  272. "kernel_addr=FC000000\0" \
  273. "ramdisk_addr=FC180000\0" \
  274. "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
  275. "update=protect off FFF80000 FFFFFFFF;era FFF80000 FFFFFFFF;" \
  276. "cp.b 200000 FFF80000 80000\0" \
  277. "upd=run load update\0" \
  278. "lwe_env=tftp 200000 /tftpboot.dev/lwmon5/env_uboot.bin;" \
  279. "autoscr 200000\0" \
  280. ""
  281. #define CONFIG_BOOTCOMMAND "run flash_self"
  282. #if 0
  283. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  284. #else
  285. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  286. #endif
  287. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  288. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  289. #define CONFIG_IBM_EMAC4_V4 1
  290. #define CONFIG_MII 1 /* MII PHY management */
  291. #define CONFIG_PHY_ADDR 3 /* PHY address, See schematics */
  292. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  293. #define CONFIG_PHY_RESET_DELAY 300
  294. #define CONFIG_HAS_ETH0
  295. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  296. #define CONFIG_NET_MULTI 1
  297. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  298. #define CONFIG_PHY1_ADDR 1
  299. /* Video console */
  300. #define CONFIG_VIDEO
  301. #define CONFIG_VIDEO_MB862xx
  302. #define CONFIG_CFB_CONSOLE
  303. #define CONFIG_VIDEO_LOGO
  304. #define CONFIG_CONSOLE_EXTRA_INFO
  305. #define VIDEO_FB_16BPP_PIXEL_SWAP
  306. #define CONFIG_VGA_AS_SINGLE_DEVICE
  307. #define CONFIG_VIDEO_SW_CURSOR
  308. #define CONFIG_SPLASH_SCREEN
  309. /* USB */
  310. #ifdef CONFIG_440EPX
  311. #define CONFIG_USB_OHCI
  312. #define CONFIG_USB_STORAGE
  313. /* Comment this out to enable USB 1.1 device */
  314. #define USB_2_0_DEVICE
  315. #endif /* CONFIG_440EPX */
  316. /* Partitions */
  317. #define CONFIG_MAC_PARTITION
  318. #define CONFIG_DOS_PARTITION
  319. #define CONFIG_ISO_PARTITION
  320. /*
  321. * BOOTP options
  322. */
  323. #define CONFIG_BOOTP_BOOTFILESIZE
  324. #define CONFIG_BOOTP_BOOTPATH
  325. #define CONFIG_BOOTP_GATEWAY
  326. #define CONFIG_BOOTP_HOSTNAME
  327. /*
  328. * Command line configuration.
  329. */
  330. #include <config_cmd_default.h>
  331. #define CONFIG_CMD_ASKENV
  332. #define CONFIG_CMD_DATE
  333. #define CONFIG_CMD_DHCP
  334. #define CONFIG_CMD_DIAG
  335. #define CONFIG_CMD_EEPROM
  336. #define CONFIG_CMD_ELF
  337. #define CONFIG_CMD_FAT
  338. #define CONFIG_CMD_I2C
  339. #define CONFIG_CMD_IRQ
  340. #define CONFIG_CMD_LOG
  341. #define CONFIG_CMD_MII
  342. #define CONFIG_CMD_NET
  343. #define CONFIG_CMD_NFS
  344. #define CONFIG_CMD_PCI
  345. #define CONFIG_CMD_PING
  346. #define CONFIG_CMD_REGINFO
  347. #define CONFIG_CMD_SDRAM
  348. #ifdef CONFIG_VIDEO
  349. #define CONFIG_CMD_BMP
  350. #endif
  351. #ifdef CONFIG_440EPX
  352. #define CONFIG_CMD_USB
  353. #endif
  354. /*-----------------------------------------------------------------------
  355. * Miscellaneous configurable options
  356. *----------------------------------------------------------------------*/
  357. #define CONFIG_SUPPORT_VFAT
  358. #define CFG_LONGHELP /* undef to save memory */
  359. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  360. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  361. #ifdef CFG_HUSH_PARSER
  362. #define CFG_PROMPT_HUSH_PS2 "> "
  363. #endif
  364. #if defined(CONFIG_CMD_KGDB)
  365. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  366. #else
  367. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  368. #endif
  369. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  370. #define CFG_MAXARGS 16 /* max number of command args */
  371. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  372. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  373. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  374. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  375. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  376. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  377. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  378. #define CONFIG_LOOPW 1 /* enable loopw command */
  379. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  380. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  381. /*-----------------------------------------------------------------------
  382. * PCI stuff
  383. *----------------------------------------------------------------------*/
  384. /* General PCI */
  385. #define CONFIG_PCI /* include pci support */
  386. #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
  387. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  388. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
  389. /* Board-specific PCI */
  390. #define CFG_PCI_TARGET_INIT
  391. #define CFG_PCI_MASTER_INIT
  392. #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  393. #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
  394. #define CONFIG_HW_WATCHDOG 1 /* Use external HW-Watchdog */
  395. #define CONFIG_WD_PERIOD 40000 /* in usec */
  396. #define CONFIG_WD_MAX_RATE 66600 /* in ticks */
  397. /*
  398. * For booting Linux, the board info and command line data
  399. * have to be in the first 8 MB of memory, since this is
  400. * the maximum mapped by the Linux kernel during initialization.
  401. */
  402. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  403. /*-----------------------------------------------------------------------
  404. * External Bus Controller (EBC) Setup
  405. *----------------------------------------------------------------------*/
  406. #define CFG_FLASH CFG_FLASH_BASE
  407. /* Memory Bank 0 (NOR-FLASH) initialization */
  408. #define CFG_EBC_PB0AP 0x03050200
  409. #define CFG_EBC_PB0CR (CFG_FLASH | 0xfc000)
  410. /* Memory Bank 1 (Lime) initialization */
  411. #define CFG_EBC_PB1AP 0x01004380
  412. #define CFG_EBC_PB1CR (CFG_LIME_BASE_0 | 0xdc000)
  413. /* Memory Bank 2 (FPGA) initialization */
  414. #define CFG_EBC_PB2AP 0x01004400
  415. #define CFG_EBC_PB2CR (CFG_FPGA_BASE_0 | 0x1c000)
  416. /* Memory Bank 3 (FPGA2) initialization */
  417. #define CFG_EBC_PB3AP 0x01004400
  418. #define CFG_EBC_PB3CR (CFG_FPGA_BASE_1 | 0x1c000)
  419. #define CFG_EBC_CFG 0xb8400000
  420. /*-----------------------------------------------------------------------
  421. * Graphics (Fujitsu Lime)
  422. *----------------------------------------------------------------------*/
  423. /* SDRAM Clock frequency adjustment register */
  424. #define CFG_LIME_SDRAM_CLOCK 0xC1FC0038
  425. /* Lime Clock frequency is to set 100MHz */
  426. #define CFG_LIME_CLOCK_100MHZ 0x00000
  427. #if 0
  428. /* Lime Clock frequency for 133MHz */
  429. #define CFG_LIME_CLOCK_133MHZ 0x10000
  430. #endif
  431. /* SDRAM Parameter register */
  432. #define CFG_LIME_MMR 0xC1FCFFFC
  433. /* SDRAM parameter value; was 0x414FB7F2, caused several vertical bars
  434. and pixel flare on display when 133MHz was configured. According to
  435. SDRAM chip datasheet CAS Latency is 3 for 133MHz and -75 Speed Grade */
  436. #ifdef CFG_LIME_CLOCK_133MHZ
  437. #define CFG_LIME_MMR_VALUE 0x414FB7F3
  438. #else
  439. #define CFG_LIME_MMR_VALUE 0x414FB7F2
  440. #endif
  441. /*-----------------------------------------------------------------------
  442. * GPIO Setup
  443. *----------------------------------------------------------------------*/
  444. #define CFG_GPIO_PHY1_RST 12
  445. #define CFG_GPIO_FLASH_WP 14
  446. #define CFG_GPIO_PHY0_RST 22
  447. #define CFG_GPIO_DSPIC_READY 51
  448. #define CFG_GPIO_EEPROM_EXT_WP 55
  449. #define CFG_GPIO_HIGHSIDE 56
  450. #define CFG_GPIO_EEPROM_INT_WP 57
  451. #define CFG_GPIO_BOARD_RESET 58
  452. #define CFG_GPIO_LIME_S 59
  453. #define CFG_GPIO_LIME_RST 60
  454. #define CFG_GPIO_SYSMON_STATUS 62
  455. #define CFG_GPIO_WATCHDOG 63
  456. /*-----------------------------------------------------------------------
  457. * PPC440 GPIO Configuration
  458. */
  459. #define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  460. { \
  461. /* GPIO Core 0 */ \
  462. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
  463. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
  464. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
  465. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
  466. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
  467. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
  468. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
  469. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
  470. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
  471. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
  472. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
  473. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
  474. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
  475. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
  476. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \
  477. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO15 */ \
  478. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMCTxD(4) */ \
  479. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMCTxD(5) */ \
  480. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMCTxD(6) */ \
  481. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMCTxD(7) */ \
  482. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
  483. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
  484. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
  485. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
  486. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 GMCTxD(2) */ \
  487. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 GMCTxD(3) */ \
  488. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
  489. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
  490. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \
  491. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
  492. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
  493. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
  494. }, \
  495. { \
  496. /* GPIO Core 1 */ \
  497. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
  498. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
  499. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  500. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  501. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
  502. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
  503. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  504. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  505. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
  506. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
  507. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
  508. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
  509. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
  510. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
  511. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
  512. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
  513. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
  514. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO49 Unselect via TraceSelect Bit */ \
  515. {GPIO1_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  516. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  517. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  518. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
  519. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  520. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 Unselect via TraceSelect Bit */ \
  521. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  522. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO57 Unselect via TraceSelect Bit */ \
  523. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
  524. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  525. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  526. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  527. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  528. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  529. } \
  530. }
  531. /*
  532. * Internal Definitions
  533. *
  534. * Boot Flags
  535. */
  536. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  537. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  538. #if defined(CONFIG_CMD_KGDB)
  539. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  540. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  541. #endif
  542. #endif /* __CONFIG_H */