mx53loco.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * Copyright (C) 2011 Freescale Semiconductor, Inc.
  3. * Jason Liu <r64343@freescale.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/mx5x_pins.h>
  27. #include <asm/arch/sys_proto.h>
  28. #include <asm/arch/crm_regs.h>
  29. #include <asm/arch/clock.h>
  30. #include <asm/arch/iomux.h>
  31. #include <asm/arch/clock.h>
  32. #include <asm/errno.h>
  33. #include <netdev.h>
  34. #include <i2c.h>
  35. #include <mmc.h>
  36. #include <fsl_esdhc.h>
  37. #include <asm/gpio.h>
  38. #include <pmic.h>
  39. #include <dialog_pmic.h>
  40. DECLARE_GLOBAL_DATA_PTR;
  41. int dram_init(void)
  42. {
  43. u32 size1, size2;
  44. size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  45. size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  46. gd->ram_size = size1 + size2;
  47. return 0;
  48. }
  49. void dram_init_banksize(void)
  50. {
  51. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  52. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  53. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  54. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  55. }
  56. static void setup_iomux_uart(void)
  57. {
  58. /* UART1 RXD */
  59. mxc_request_iomux(MX53_PIN_CSI0_D11, IOMUX_CONFIG_ALT2);
  60. mxc_iomux_set_pad(MX53_PIN_CSI0_D11,
  61. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  62. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  63. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  64. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  65. mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x1);
  66. /* UART1 TXD */
  67. mxc_request_iomux(MX53_PIN_CSI0_D10, IOMUX_CONFIG_ALT2);
  68. mxc_iomux_set_pad(MX53_PIN_CSI0_D10,
  69. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  70. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  71. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  72. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  73. }
  74. #ifdef CONFIG_USB_EHCI_MX5
  75. int board_ehci_hcd_init(int port)
  76. {
  77. /* request VBUS power enable pin, GPIO[8}, gpio7 */
  78. mxc_request_iomux(MX53_PIN_ATA_DA_2, IOMUX_CONFIG_ALT1);
  79. gpio_direction_output(IOMUX_TO_GPIO(MX53_PIN_ATA_DA_2), 0);
  80. gpio_set_value(IOMUX_TO_GPIO(MX53_PIN_ATA_DA_2), 1);
  81. return 0;
  82. }
  83. #endif
  84. static void setup_iomux_fec(void)
  85. {
  86. /*FEC_MDIO*/
  87. mxc_request_iomux(MX53_PIN_FEC_MDIO, IOMUX_CONFIG_ALT0);
  88. mxc_iomux_set_pad(MX53_PIN_FEC_MDIO,
  89. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  90. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  91. PAD_CTL_22K_PU | PAD_CTL_ODE_OPENDRAIN_ENABLE);
  92. mxc_iomux_set_input(MX53_FEC_FEC_MDI_SELECT_INPUT, 0x1);
  93. /*FEC_MDC*/
  94. mxc_request_iomux(MX53_PIN_FEC_MDC, IOMUX_CONFIG_ALT0);
  95. mxc_iomux_set_pad(MX53_PIN_FEC_MDC, PAD_CTL_DRV_HIGH);
  96. /* FEC RXD1 */
  97. mxc_request_iomux(MX53_PIN_FEC_RXD1, IOMUX_CONFIG_ALT0);
  98. mxc_iomux_set_pad(MX53_PIN_FEC_RXD1,
  99. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  100. /* FEC RXD0 */
  101. mxc_request_iomux(MX53_PIN_FEC_RXD0, IOMUX_CONFIG_ALT0);
  102. mxc_iomux_set_pad(MX53_PIN_FEC_RXD0,
  103. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  104. /* FEC TXD1 */
  105. mxc_request_iomux(MX53_PIN_FEC_TXD1, IOMUX_CONFIG_ALT0);
  106. mxc_iomux_set_pad(MX53_PIN_FEC_TXD1, PAD_CTL_DRV_HIGH);
  107. /* FEC TXD0 */
  108. mxc_request_iomux(MX53_PIN_FEC_TXD0, IOMUX_CONFIG_ALT0);
  109. mxc_iomux_set_pad(MX53_PIN_FEC_TXD0, PAD_CTL_DRV_HIGH);
  110. /* FEC TX_EN */
  111. mxc_request_iomux(MX53_PIN_FEC_TX_EN, IOMUX_CONFIG_ALT0);
  112. mxc_iomux_set_pad(MX53_PIN_FEC_TX_EN, PAD_CTL_DRV_HIGH);
  113. /* FEC TX_CLK */
  114. mxc_request_iomux(MX53_PIN_FEC_REF_CLK, IOMUX_CONFIG_ALT0);
  115. mxc_iomux_set_pad(MX53_PIN_FEC_REF_CLK,
  116. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  117. /* FEC RX_ER */
  118. mxc_request_iomux(MX53_PIN_FEC_RX_ER, IOMUX_CONFIG_ALT0);
  119. mxc_iomux_set_pad(MX53_PIN_FEC_RX_ER,
  120. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  121. /* FEC CRS */
  122. mxc_request_iomux(MX53_PIN_FEC_CRS_DV, IOMUX_CONFIG_ALT0);
  123. mxc_iomux_set_pad(MX53_PIN_FEC_CRS_DV,
  124. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  125. }
  126. #ifdef CONFIG_FSL_ESDHC
  127. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  128. {MMC_SDHC1_BASE_ADDR, 1},
  129. {MMC_SDHC3_BASE_ADDR, 1},
  130. };
  131. int board_mmc_getcd(struct mmc *mmc)
  132. {
  133. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  134. int ret;
  135. mxc_request_iomux(MX53_PIN_EIM_DA11, IOMUX_CONFIG_ALT1);
  136. gpio_direction_input(75);
  137. mxc_request_iomux(MX53_PIN_EIM_DA13, IOMUX_CONFIG_ALT1);
  138. gpio_direction_input(77);
  139. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  140. ret = !gpio_get_value(77); /* GPIO3_13 */
  141. else
  142. ret = !gpio_get_value(75); /* GPIO3_11 */
  143. return ret;
  144. }
  145. int board_mmc_init(bd_t *bis)
  146. {
  147. u32 index;
  148. s32 status = 0;
  149. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  150. switch (index) {
  151. case 0:
  152. mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0);
  153. mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0);
  154. mxc_request_iomux(MX53_PIN_SD1_DATA0,
  155. IOMUX_CONFIG_ALT0);
  156. mxc_request_iomux(MX53_PIN_SD1_DATA1,
  157. IOMUX_CONFIG_ALT0);
  158. mxc_request_iomux(MX53_PIN_SD1_DATA2,
  159. IOMUX_CONFIG_ALT0);
  160. mxc_request_iomux(MX53_PIN_SD1_DATA3,
  161. IOMUX_CONFIG_ALT0);
  162. mxc_request_iomux(MX53_PIN_EIM_DA13,
  163. IOMUX_CONFIG_ALT1);
  164. mxc_iomux_set_pad(MX53_PIN_SD1_CMD,
  165. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  166. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  167. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
  168. mxc_iomux_set_pad(MX53_PIN_SD1_CLK,
  169. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  170. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  171. PAD_CTL_DRV_HIGH);
  172. mxc_iomux_set_pad(MX53_PIN_SD1_DATA0,
  173. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  174. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  175. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  176. mxc_iomux_set_pad(MX53_PIN_SD1_DATA1,
  177. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  178. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  179. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  180. mxc_iomux_set_pad(MX53_PIN_SD1_DATA2,
  181. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  182. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  183. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  184. mxc_iomux_set_pad(MX53_PIN_SD1_DATA3,
  185. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  186. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  187. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  188. break;
  189. case 1:
  190. mxc_request_iomux(MX53_PIN_ATA_RESET_B,
  191. IOMUX_CONFIG_ALT2);
  192. mxc_request_iomux(MX53_PIN_ATA_IORDY,
  193. IOMUX_CONFIG_ALT2);
  194. mxc_request_iomux(MX53_PIN_ATA_DATA8,
  195. IOMUX_CONFIG_ALT4);
  196. mxc_request_iomux(MX53_PIN_ATA_DATA9,
  197. IOMUX_CONFIG_ALT4);
  198. mxc_request_iomux(MX53_PIN_ATA_DATA10,
  199. IOMUX_CONFIG_ALT4);
  200. mxc_request_iomux(MX53_PIN_ATA_DATA11,
  201. IOMUX_CONFIG_ALT4);
  202. mxc_request_iomux(MX53_PIN_ATA_DATA0,
  203. IOMUX_CONFIG_ALT4);
  204. mxc_request_iomux(MX53_PIN_ATA_DATA1,
  205. IOMUX_CONFIG_ALT4);
  206. mxc_request_iomux(MX53_PIN_ATA_DATA2,
  207. IOMUX_CONFIG_ALT4);
  208. mxc_request_iomux(MX53_PIN_ATA_DATA3,
  209. IOMUX_CONFIG_ALT4);
  210. mxc_request_iomux(MX53_PIN_EIM_DA11,
  211. IOMUX_CONFIG_ALT1);
  212. mxc_iomux_set_pad(MX53_PIN_ATA_RESET_B,
  213. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  214. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  215. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
  216. mxc_iomux_set_pad(MX53_PIN_ATA_IORDY,
  217. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  218. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  219. PAD_CTL_DRV_HIGH);
  220. mxc_iomux_set_pad(MX53_PIN_ATA_DATA8,
  221. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  222. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  223. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  224. mxc_iomux_set_pad(MX53_PIN_ATA_DATA9,
  225. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  226. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  227. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  228. mxc_iomux_set_pad(MX53_PIN_ATA_DATA10,
  229. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  230. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  231. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  232. mxc_iomux_set_pad(MX53_PIN_ATA_DATA11,
  233. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  234. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  235. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  236. mxc_iomux_set_pad(MX53_PIN_ATA_DATA0,
  237. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  238. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  239. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  240. mxc_iomux_set_pad(MX53_PIN_ATA_DATA1,
  241. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  242. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  243. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  244. mxc_iomux_set_pad(MX53_PIN_ATA_DATA2,
  245. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  246. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  247. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  248. mxc_iomux_set_pad(MX53_PIN_ATA_DATA3,
  249. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  250. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  251. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  252. break;
  253. default:
  254. printf("Warning: you configured more ESDHC controller"
  255. "(%d) as supported by the board(2)\n",
  256. CONFIG_SYS_FSL_ESDHC_NUM);
  257. return status;
  258. }
  259. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  260. }
  261. return status;
  262. }
  263. #endif
  264. static void setup_iomux_i2c(void)
  265. {
  266. /* I2C1 SDA */
  267. mxc_request_iomux(MX53_PIN_CSI0_D8,
  268. IOMUX_CONFIG_ALT5 | IOMUX_CONFIG_SION);
  269. mxc_iomux_set_input(MX53_I2C1_IPP_SDA_IN_SELECT_INPUT,
  270. INPUT_CTL_PATH0);
  271. mxc_iomux_set_pad(MX53_PIN_CSI0_D8,
  272. PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |
  273. PAD_CTL_100K_PU | PAD_CTL_PKE_ENABLE |
  274. PAD_CTL_PUE_PULL |
  275. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  276. /* I2C1 SCL */
  277. mxc_request_iomux(MX53_PIN_CSI0_D9,
  278. IOMUX_CONFIG_ALT5 | IOMUX_CONFIG_SION);
  279. mxc_iomux_set_input(MX53_I2C1_IPP_SCL_IN_SELECT_INPUT,
  280. INPUT_CTL_PATH0);
  281. mxc_iomux_set_pad(MX53_PIN_CSI0_D9,
  282. PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |
  283. PAD_CTL_100K_PU | PAD_CTL_PKE_ENABLE |
  284. PAD_CTL_PUE_PULL |
  285. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  286. }
  287. static int power_init(void)
  288. {
  289. unsigned int val, ret;
  290. struct pmic *p;
  291. pmic_dialog_init();
  292. p = get_pmic();
  293. /* Set VDDA to 1.25V */
  294. val = DA9052_BUCKCORE_BCOREEN | DA_BUCKCORE_VBCORE_1_250V;
  295. ret = pmic_reg_write(p, DA9053_BUCKCORE_REG, val);
  296. ret |= pmic_reg_read(p, DA9053_SUPPLY_REG, &val);
  297. val |= DA9052_SUPPLY_VBCOREGO;
  298. ret |= pmic_reg_write(p, DA9053_SUPPLY_REG, val);
  299. /* Set Vcc peripheral to 1.35V */
  300. ret |= pmic_reg_write(p, DA9053_BUCKPRO_REG, 0x62);
  301. ret |= pmic_reg_write(p, DA9053_SUPPLY_REG, 0x62);
  302. return ret;
  303. }
  304. static void clock_1GHz(void)
  305. {
  306. int ret;
  307. u32 ref_clk = CONFIG_SYS_MX5_HCLK;
  308. /*
  309. * After increasing voltage to 1.25V, we can switch
  310. * CPU clock to 1GHz and DDR to 400MHz safely
  311. */
  312. ret = mxc_set_clock(ref_clk, 1000, MXC_ARM_CLK);
  313. if (ret)
  314. printf("CPU: Switch CPU clock to 1GHZ failed\n");
  315. ret = mxc_set_clock(ref_clk, 400, MXC_PERIPH_CLK);
  316. ret |= mxc_set_clock(ref_clk, 400, MXC_DDR_CLK);
  317. if (ret)
  318. printf("CPU: Switch DDR clock to 400MHz failed\n");
  319. }
  320. int board_early_init_f(void)
  321. {
  322. setup_iomux_uart();
  323. setup_iomux_fec();
  324. return 0;
  325. }
  326. int print_cpuinfo(void)
  327. {
  328. u32 cpurev;
  329. cpurev = get_cpu_rev();
  330. printf("CPU: Freescale i.MX%x family rev%d.%d at %d MHz\n",
  331. (cpurev & 0xFF000) >> 12,
  332. (cpurev & 0x000F0) >> 4,
  333. (cpurev & 0x0000F) >> 0,
  334. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  335. printf("Reset cause: %s\n", get_reset_cause());
  336. return 0;
  337. }
  338. #ifdef CONFIG_BOARD_LATE_INIT
  339. int board_late_init(void)
  340. {
  341. setup_iomux_i2c();
  342. if (!power_init())
  343. clock_1GHz();
  344. print_cpuinfo();
  345. return 0;
  346. }
  347. #endif
  348. int board_init(void)
  349. {
  350. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  351. mxc_set_sata_internal_clock();
  352. return 0;
  353. }
  354. int checkboard(void)
  355. {
  356. puts("Board: MX53 LOCO\n");
  357. return 0;
  358. }