kilauea.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611
  1. /*
  2. * Copyright (c) 2008 Nuovation System Designs, LLC
  3. * Grant Erickson <gerickson@nuovations.com>
  4. *
  5. * (C) Copyright 2007
  6. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /************************************************************************
  27. * kilauea.h - configuration for AMCC Kilauea (405EX)
  28. ***********************************************************************/
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*-----------------------------------------------------------------------
  32. * High Level Configuration Options
  33. *----------------------------------------------------------------------*/
  34. #define CONFIG_KILAUEA 1 /* Board is Kilauea */
  35. #define CONFIG_4xx 1 /* ... PPC4xx family */
  36. #define CONFIG_405EX 1 /* Specifc 405EX support*/
  37. #define CONFIG_SYS_CLK_FREQ 33333333 /* ext frequency to pll */
  38. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  39. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  40. #define CONFIG_BOARD_EMAC_COUNT
  41. /*-----------------------------------------------------------------------
  42. * Base addresses -- Note these are effective addresses where the
  43. * actual resources get mapped (not physical addresses)
  44. *----------------------------------------------------------------------*/
  45. #define CFG_SDRAM_BASE 0x00000000
  46. #define CFG_FLASH_BASE 0xFC000000
  47. #define CFG_NAND_ADDR 0xF8000000
  48. #define CFG_FPGA_BASE 0xF0000000
  49. #define CFG_PERIPHERAL_BASE 0xEF600000 /* internal peripherals*/
  50. #define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
  51. #define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc() */
  52. #define CFG_MONITOR_BASE (TEXT_BASE)
  53. /*-----------------------------------------------------------------------
  54. * Initial RAM & Stack Pointer Configuration Options
  55. *
  56. * There are traditionally three options for the primordial
  57. * (i.e. initial) stack usage on the 405-series:
  58. *
  59. * 1) On-chip Memory (OCM) (i.e. SRAM)
  60. * 2) Data cache
  61. * 3) SDRAM
  62. *
  63. * For the 405EX(r), there is no OCM, so we are left with (2) or (3)
  64. * the latter of which is less than desireable since it requires
  65. * setting up the SDRAM and ECC in assembly code.
  66. *
  67. * To use (2), define 'CFG_INIT_DCACHE_CS' to be an unused chip
  68. * select on the External Bus Controller (EBC) and then select a
  69. * value for 'CFG_INIT_RAM_ADDR' outside of the range of valid,
  70. * physical SDRAM. Otherwise, undefine 'CFG_INIT_DCACHE_CS' and
  71. * select a value for 'CFG_INIT_RAM_ADDR' within the range of valid,
  72. * physical SDRAM to use (3).
  73. *-----------------------------------------------------------------------*/
  74. #define CFG_INIT_DCACHE_CS 4
  75. #if defined(CFG_INIT_DCACHE_CS)
  76. #define CFG_INIT_RAM_ADDR (CFG_SDRAM_BASE + ( 1 << 30)) /* 1 GiB */
  77. #else
  78. #define CFG_INIT_RAM_ADDR (CFG_SDRAM_BASE + (32 << 20)) /* 32 MiB */
  79. #endif /* defined(CFG_INIT_DCACHE_CS) */
  80. #define CFG_INIT_RAM_END (4 << 10) /* 4 KiB */
  81. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
  82. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  83. /*
  84. * If the data cache is being used for the primordial stack and global
  85. * data area, the POST word must be placed somewhere else. The General
  86. * Purpose Timer (GPT) is unused by u-boot and the kernel and preserves
  87. * its compare and mask register contents across reset, so it is used
  88. * for the POST word.
  89. */
  90. #if defined(CFG_INIT_DCACHE_CS)
  91. # define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  92. # define CFG_POST_ALT_WORD_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP6)
  93. #else
  94. # define CFG_INIT_EXTRA_SIZE 16
  95. # define CFG_INIT_SP_OFFSET (CFG_GBL_DATA_OFFSET - CFG_INIT_EXTRA_SIZE)
  96. # define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 4)
  97. # define CFG_OCM_DATA_ADDR CFG_INIT_RAM_ADDR
  98. #endif /* defined(CFG_INIT_DCACHE_CS) */
  99. /*-----------------------------------------------------------------------
  100. * Serial Port
  101. *----------------------------------------------------------------------*/
  102. #define CFG_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
  103. #define CONFIG_BAUDRATE 115200
  104. #define CONFIG_SERIAL_MULTI 1
  105. /* define this if you want console on UART1 */
  106. #undef CONFIG_UART1_CONSOLE
  107. #define CFG_BAUDRATE_TABLE \
  108. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  109. /*-----------------------------------------------------------------------
  110. * Environment
  111. *----------------------------------------------------------------------*/
  112. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  113. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  114. #else
  115. #define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
  116. #define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */
  117. #endif
  118. /*-----------------------------------------------------------------------
  119. * FLASH related
  120. *----------------------------------------------------------------------*/
  121. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  122. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  123. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  124. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  125. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  126. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  127. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  128. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  129. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  130. #ifdef CFG_ENV_IS_IN_FLASH
  131. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  132. #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
  133. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  134. /* Address and size of Redundant Environment Sector */
  135. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  136. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  137. #endif /* CFG_ENV_IS_IN_FLASH */
  138. /*
  139. * IPL (Initial Program Loader, integrated inside CPU)
  140. * Will load first 4k from NAND (SPL) into cache and execute it from there.
  141. *
  142. * SPL (Secondary Program Loader)
  143. * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
  144. * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
  145. * controller and the NAND controller so that the special U-Boot image can be
  146. * loaded from NAND to SDRAM.
  147. *
  148. * NUB (NAND U-Boot)
  149. * This NAND U-Boot (NUB) is a special U-Boot version which can be started
  150. * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
  151. *
  152. * On 405EX the SPL is copied to SDRAM before the NAND controller is
  153. * set up. While still running from location 0xfffff000...0xffffffff the
  154. * NAND controller cannot be accessed since it is attached to CS0 too.
  155. */
  156. #define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
  157. #define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
  158. #define CFG_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */
  159. #define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
  160. #define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from this addr */
  161. #define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST)
  162. /*
  163. * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
  164. */
  165. #define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
  166. #define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
  167. /*
  168. * Now the NAND chip has to be defined (no autodetection used!)
  169. */
  170. #define CFG_NAND_PAGE_SIZE 512 /* NAND chip page size */
  171. #define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
  172. #define CFG_NAND_PAGE_COUNT 32 /* NAND chip page count */
  173. #define CFG_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
  174. #define CFG_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */
  175. #define CFG_NAND_ECCSIZE 256
  176. #define CFG_NAND_ECCBYTES 3
  177. #define CFG_NAND_ECCSTEPS (CFG_NAND_PAGE_SIZE / CFG_NAND_ECCSIZE)
  178. #define CFG_NAND_OOBSIZE 16
  179. #define CFG_NAND_ECCTOTAL (CFG_NAND_ECCBYTES * CFG_NAND_ECCSTEPS)
  180. #define CFG_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
  181. #ifdef CFG_ENV_IS_IN_NAND
  182. /*
  183. * For NAND booting the environment is embedded in the U-Boot image. Please take
  184. * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
  185. */
  186. #define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE
  187. #define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE)
  188. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE)
  189. #endif
  190. /*-----------------------------------------------------------------------
  191. * NAND FLASH
  192. *----------------------------------------------------------------------*/
  193. #define CFG_MAX_NAND_DEVICE 1
  194. #define NAND_MAX_CHIPS 1
  195. #define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS)
  196. #define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  197. /*-----------------------------------------------------------------------
  198. * DDR SDRAM
  199. *----------------------------------------------------------------------*/
  200. #define CFG_MBYTES_SDRAM (256) /* 256MB */
  201. #define CFG_SDRAM0_MB0CF_BASE (( 0 << 20) + CFG_SDRAM_BASE)
  202. /* DDR1/2 SDRAM Device Control Register Data Values */
  203. #define CFG_SDRAM0_MB0CF ((CFG_SDRAM0_MB0CF_BASE >> 3) | \
  204. SDRAM_RXBAS_SDSZ_256MB | \
  205. SDRAM_RXBAS_SDAM_MODE7 | \
  206. SDRAM_RXBAS_SDBE_ENABLE)
  207. #define CFG_SDRAM0_MB1CF SDRAM_RXBAS_SDBE_DISABLE
  208. #define CFG_SDRAM0_MB2CF SDRAM_RXBAS_SDBE_DISABLE
  209. #define CFG_SDRAM0_MB3CF SDRAM_RXBAS_SDBE_DISABLE
  210. #define CFG_SDRAM0_MCOPT1 0x04322000
  211. #define CFG_SDRAM0_MCOPT2 0x00000000
  212. #define CFG_SDRAM0_MODT0 0x01800000
  213. #define CFG_SDRAM0_MODT1 0x00000000
  214. #define CFG_SDRAM0_CODT 0x0080f837
  215. #define CFG_SDRAM0_RTR 0x06180000
  216. #define CFG_SDRAM0_INITPLR0 0xa8380000
  217. #define CFG_SDRAM0_INITPLR1 0x81900400
  218. #define CFG_SDRAM0_INITPLR2 0x81020000
  219. #define CFG_SDRAM0_INITPLR3 0x81030000
  220. #define CFG_SDRAM0_INITPLR4 0x81010404
  221. #define CFG_SDRAM0_INITPLR5 0x81000542
  222. #define CFG_SDRAM0_INITPLR6 0x81900400
  223. #define CFG_SDRAM0_INITPLR7 0x8D080000
  224. #define CFG_SDRAM0_INITPLR8 0x8D080000
  225. #define CFG_SDRAM0_INITPLR9 0x8D080000
  226. #define CFG_SDRAM0_INITPLR10 0x8D080000
  227. #define CFG_SDRAM0_INITPLR11 0x81000442
  228. #define CFG_SDRAM0_INITPLR12 0x81010780
  229. #define CFG_SDRAM0_INITPLR13 0x81010400
  230. #define CFG_SDRAM0_INITPLR14 0x00000000
  231. #define CFG_SDRAM0_INITPLR15 0x00000000
  232. #define CFG_SDRAM0_RQDC 0x80000038
  233. #define CFG_SDRAM0_RFDC 0x00000209
  234. #define CFG_SDRAM0_RDCC 0x40000000
  235. #define CFG_SDRAM0_DLCR 0x030000a5
  236. #define CFG_SDRAM0_CLKTR 0x80000000
  237. #define CFG_SDRAM0_WRDTR 0x00000000
  238. #define CFG_SDRAM0_SDTR1 0x80201000
  239. #define CFG_SDRAM0_SDTR2 0x32204232
  240. #define CFG_SDRAM0_SDTR3 0x080b0d1a
  241. #define CFG_SDRAM0_MMODE 0x00000442
  242. #define CFG_SDRAM0_MEMODE 0x00000404
  243. /*-----------------------------------------------------------------------
  244. * I2C
  245. *----------------------------------------------------------------------*/
  246. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  247. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  248. #define CFG_I2C_SLAVE 0x7F
  249. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
  250. #define CFG_I2C_EEPROM_ADDR 0x52 /* I2C boot EEPROM (24C02BN) */
  251. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  252. /* Standard DTT sensor configuration */
  253. #define CONFIG_DTT_DS1775 1
  254. #define CONFIG_DTT_SENSORS { 0 }
  255. #define CFG_I2C_DTT_ADDR 0x48
  256. /* RTC configuration */
  257. #define CONFIG_RTC_DS1338 1
  258. #define CFG_I2C_RTC_ADDR 0x68
  259. /*-----------------------------------------------------------------------
  260. * Ethernet
  261. *----------------------------------------------------------------------*/
  262. #define CONFIG_M88E1111_PHY 1
  263. #define CONFIG_IBM_EMAC4_V4 1
  264. #define CONFIG_MII 1 /* MII PHY management */
  265. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  266. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  267. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  268. #define CONFIG_HAS_ETH0 1
  269. #define CONFIG_NET_MULTI 1
  270. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  271. #define CONFIG_PHY1_ADDR 2
  272. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  273. #define CONFIG_PREBOOT "echo;" \
  274. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  275. "echo"
  276. #undef CONFIG_BOOTARGS
  277. #define CONFIG_EXTRA_ENV_SETTINGS \
  278. "logversion=2\0" \
  279. "netdev=eth0\0" \
  280. "hostname=kilauea\0" \
  281. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  282. "nfsroot=${serverip}:${rootpath}\0" \
  283. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  284. "addip=setenv bootargs ${bootargs} " \
  285. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  286. ":${hostname}:${netdev}:off panic=1\0" \
  287. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  288. "flash_self_old=run ramargs addip addtty;" \
  289. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  290. "flash_self=run ramargs addip addtty;" \
  291. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  292. "flash_nfs_old=run nfsargs addip addtty;" \
  293. "bootm ${kernel_addr}\0" \
  294. "flash_nfs=run nfsargs addip addtty;" \
  295. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  296. "net_nfs_old=tftp ${kernel_addr_r} ${bootfile};" \
  297. "run nfsargs addip addtty;bootm ${kernel_addr_r}\0" \
  298. "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
  299. "tftp ${fdt_addr_r} ${fdt_file}; " \
  300. "run nfsargs addip addtty;" \
  301. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  302. "rootpath=/opt/eldk/ppc_4xx\0" \
  303. "bootfile=kilauea/uImage\0" \
  304. "fdt_file=kilauea/kilauea.dtb\0" \
  305. "kernel_addr_r=400000\0" \
  306. "fdt_addr_r=800000\0" \
  307. "kernel_addr=fc000000\0" \
  308. "fdt_addr=fc1e0000\0" \
  309. "ramdisk_addr=fc200000\0" \
  310. "initrd_high=30000000\0" \
  311. "load=tftp 200000 kilauea/u-boot.bin\0" \
  312. "update=protect off fffa0000 ffffffff;era fffa0000 ffffffff;" \
  313. "cp.b ${fileaddr} fffa0000 ${filesize};" \
  314. "setenv filesize;saveenv\0" \
  315. "upd=run load update\0" \
  316. "nload=tftp 200000 kilauea/u-boot-nand.bin\0" \
  317. "nupdate=nand erase 0 60000;nand write 200000 0 60000;" \
  318. "setenv filesize;saveenv\0" \
  319. "nupd=run nload nupdate\0" \
  320. "pciconfighost=1\0" \
  321. "pcie_mode=RP:RP\0" \
  322. ""
  323. #define CONFIG_BOOTCOMMAND "run flash_self"
  324. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  325. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  326. #define CFG_LOADS_BAUD_CHANGE /* allow baudrate change */
  327. /*
  328. * BOOTP options
  329. */
  330. #define CONFIG_BOOTP_BOOTFILESIZE
  331. #define CONFIG_BOOTP_BOOTPATH
  332. #define CONFIG_BOOTP_GATEWAY
  333. #define CONFIG_BOOTP_HOSTNAME
  334. #define CONFIG_BOOTP_SUBNETMASK
  335. /*
  336. * Command line configuration.
  337. */
  338. #include <config_cmd_default.h>
  339. #define CONFIG_CMD_ASKENV
  340. #define CONFIG_CMD_DATE
  341. #define CONFIG_CMD_DHCP
  342. #define CONFIG_CMD_DIAG
  343. #define CONFIG_CMD_DTT
  344. #define CONFIG_CMD_EEPROM
  345. #define CONFIG_CMD_ELF
  346. #define CONFIG_CMD_I2C
  347. #define CONFIG_CMD_IRQ
  348. #define CONFIG_CMD_LOG
  349. #define CONFIG_CMD_MII
  350. #define CONFIG_CMD_NAND
  351. #define CONFIG_CMD_NET
  352. #define CONFIG_CMD_NFS
  353. #define CONFIG_CMD_PCI
  354. #define CONFIG_CMD_PING
  355. #define CONFIG_CMD_REGINFO
  356. #define CONFIG_CMD_SNTP
  357. /* POST support */
  358. #define CONFIG_POST (CFG_POST_CACHE | \
  359. CFG_POST_CPU | \
  360. CFG_POST_ETHER | \
  361. CFG_POST_I2C | \
  362. CFG_POST_MEMORY | \
  363. CFG_POST_UART)
  364. /* Define here the base-addresses of the UARTs to test in POST */
  365. #define CFG_POST_UART_TABLE {UART0_BASE, UART1_BASE}
  366. #define CONFIG_LOGBUFFER
  367. #define CFG_POST_CACHE_ADDR 0x00800000 /* free virtual address */
  368. #define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
  369. #undef CONFIG_WATCHDOG /* watchdog disabled */
  370. /*-----------------------------------------------------------------------
  371. * Miscellaneous configurable options
  372. *----------------------------------------------------------------------*/
  373. #define CFG_LONGHELP /* undef to save memory */
  374. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  375. #if defined(CONFIG_CMD_KGDB)
  376. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  377. #else
  378. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  379. #endif
  380. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  381. #define CFG_MAXARGS 16 /* max number of command args */
  382. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  383. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  384. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  385. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  386. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  387. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  388. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  389. #define CONFIG_LOOPW 1 /* enable loopw command */
  390. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  391. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  392. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  393. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  394. /*-----------------------------------------------------------------------
  395. * PCI stuff
  396. *----------------------------------------------------------------------*/
  397. #define CONFIG_PCI /* include pci support */
  398. #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
  399. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  400. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  401. /*-----------------------------------------------------------------------
  402. * PCIe stuff
  403. *----------------------------------------------------------------------*/
  404. #define CFG_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
  405. #define CFG_PCIE_MEMSIZE 0x08000000 /* 128 Meg, smallest incr per port */
  406. #define CFG_PCIE0_CFGBASE 0xa0000000 /* remote access */
  407. #define CFG_PCIE0_XCFGBASE 0xb0000000 /* local access */
  408. #define CFG_PCIE0_CFGMASK 0xe0000001 /* 512 Meg */
  409. #define CFG_PCIE1_CFGBASE 0xc0000000 /* remote access */
  410. #define CFG_PCIE1_XCFGBASE 0xd0000000 /* local access */
  411. #define CFG_PCIE1_CFGMASK 0xe0000001 /* 512 Meg */
  412. #define CFG_PCIE0_UTLBASE 0xef502000
  413. #define CFG_PCIE1_UTLBASE 0xef503000
  414. /* base address of inbound PCIe window */
  415. #define CFG_PCIE_INBOUND_BASE 0x0000000000000000ULL
  416. /*
  417. * For booting Linux, the board info and command line data
  418. * have to be in the first 8 MB of memory, since this is
  419. * the maximum mapped by the Linux kernel during initialization.
  420. */
  421. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  422. /*-----------------------------------------------------------------------
  423. * External Bus Controller (EBC) Setup
  424. *----------------------------------------------------------------------*/
  425. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  426. /* booting from NAND, so NAND chips select has to be on CS 0 */
  427. #define CFG_NAND_CS 0 /* NAND chip connected to CSx */
  428. /* Memory Bank 1 (NOR-FLASH) initialization */
  429. #define CFG_EBC_PB1AP 0x05806500
  430. #define CFG_EBC_PB1CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit*/
  431. /* Memory Bank 0 (NAND-FLASH) initialization */
  432. #define CFG_EBC_PB0AP 0x018003c0
  433. #define CFG_EBC_PB0CR (CFG_NAND_ADDR | 0x1e000)
  434. #else
  435. #define CFG_NAND_CS 1 /* NAND chip connected to CSx */
  436. /* Memory Bank 0 (NOR-FLASH) initialization */
  437. #define CFG_EBC_PB0AP 0x05806500
  438. #define CFG_EBC_PB0CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit*/
  439. /* Memory Bank 1 (NAND-FLASH) initialization */
  440. #define CFG_EBC_PB1AP 0x018003c0
  441. #define CFG_EBC_PB1CR (CFG_NAND_ADDR | 0x1e000)
  442. #endif
  443. /* Memory Bank 2 (FPGA) initialization */
  444. #define CFG_EBC_PB2AP 0x9400C800
  445. #define CFG_EBC_PB2CR (CFG_FPGA_BASE | 0x18000)
  446. #define CFG_EBC_CFG 0x7FC00000 /* EBC0_CFG */
  447. /*-----------------------------------------------------------------------
  448. * GPIO Setup
  449. *----------------------------------------------------------------------*/
  450. #define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  451. { \
  452. /* GPIO Core 0 */ \
  453. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO0 EBC_DATA_PAR(0) */ \
  454. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO1 EBC_DATA_PAR(1) */ \
  455. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO2 EBC_DATA_PAR(2) */ \
  456. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO3 EBC_DATA_PAR(3) */ \
  457. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO4 EBC_DATA(20) USB2_DATA(4) */ \
  458. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO5 EBC_DATA(21) USB2_DATA(5) */ \
  459. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO6 EBC_DATA(22) USB2_DATA(6) */ \
  460. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO7 EBC_DATA(23) USB2_DATA(7) */ \
  461. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 CS(1)/NFCE(1) IRQ(7) */ \
  462. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 CS(2)/NFCE(2) IRQ(8) */ \
  463. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 CS(3)/NFCE(3) IRQ(9) */ \
  464. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 IRQ(6) */ \
  465. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO12 EBC_DATA(16) USB2_DATA(0) */ \
  466. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO13 EBC_DATA(17) USB2_DATA(1) */ \
  467. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO14 EBC_DATA(18) USB2_DATA(2) */ \
  468. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO15 EBC_DATA(19) USB2_DATA(3) */ \
  469. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 UART0_DCD UART1_CTS */ \
  470. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 UART0_DSR UART1_RTS */ \
  471. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 UART0_CTS */ \
  472. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 UART0_RTS */ \
  473. {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO20 UART0_DTR UART1_TX */ \
  474. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO21 UART0_RI UART1_RX */ \
  475. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO22 EBC_HOLD_REQ DMA_ACK2 */ \
  476. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO23 EBC_HOLD_ACK DMA_REQ2 */ \
  477. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO24 EBC_EXT_REQ DMA_EOT2 IRQ(4) */ \
  478. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO25 EBC_EXT_ACK DMA_ACK3 IRQ(3) */ \
  479. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 EBC_ADDR(5) DMA_EOT0 TS(3) */ \
  480. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO27 EBC_BUS_REQ DMA_EOT3 IRQ(5) */ \
  481. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO28 */ \
  482. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO29 DMA_EOT1 IRQ(2) */ \
  483. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO30 DMA_REQ1 IRQ(1) */ \
  484. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO31 DMA_ACK1 IRQ(0) */ \
  485. } \
  486. }
  487. /*
  488. * Internal Definitions
  489. *
  490. * Boot Flags
  491. */
  492. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  493. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  494. #if defined(CONFIG_CMD_KGDB)
  495. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  496. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  497. #endif
  498. /*-----------------------------------------------------------------------
  499. * Some Kilauea stuff..., mainly fpga registers
  500. */
  501. #define CFG_FPGA_REG_BASE CFG_FPGA_BASE
  502. #define CFG_FPGA_FIFO_BASE (in32(CFG_FPGA_BASE) | (1 << 10))
  503. /* interrupt */
  504. #define CFG_FPGA_SLIC0_R_DPRAM_INT 0x80000000
  505. #define CFG_FPGA_SLIC0_W_DPRAM_INT 0x40000000
  506. #define CFG_FPGA_SLIC1_R_DPRAM_INT 0x20000000
  507. #define CFG_FPGA_SLIC1_W_DPRAM_INT 0x10000000
  508. #define CFG_FPGA_PHY0_INT 0x08000000
  509. #define CFG_FPGA_PHY1_INT 0x04000000
  510. #define CFG_FPGA_SLIC0_INT 0x02000000
  511. #define CFG_FPGA_SLIC1_INT 0x01000000
  512. /* DPRAM setting */
  513. /* 00: 32B; 01: 64B; 10: 128B; 11: 256B */
  514. #define CFG_FPGA_DPRAM_R_INT_LINE 0x00400000 /* 64 B */
  515. #define CFG_FPGA_DPRAM_W_INT_LINE 0x00100000 /* 64 B */
  516. #define CFG_FPGA_DPRAM_RW_TYPE 0x00080000
  517. #define CFG_FPGA_DPRAM_RST 0x00040000
  518. #define CFG_FPGA_UART0_FO 0x00020000
  519. #define CFG_FPGA_UART1_FO 0x00010000
  520. /* loopback */
  521. #define CFG_FPGA_CHIPSIDE_LOOPBACK 0x00004000
  522. #define CFG_FPGA_LINESIDE_LOOPBACK 0x00008000
  523. #define CFG_FPGA_SLIC0_ENABLE 0x00002000
  524. #define CFG_FPGA_SLIC1_ENABLE 0x00001000
  525. #define CFG_FPGA_SLIC0_CS 0x00000800
  526. #define CFG_FPGA_SLIC1_CS 0x00000400
  527. #define CFG_FPGA_USER_LED0 0x00000200
  528. #define CFG_FPGA_USER_LED1 0x00000100
  529. /* pass open firmware flat tree */
  530. #define CONFIG_OF_LIBFDT 1
  531. #define CONFIG_OF_BOARD_SETUP 1
  532. #endif /* __CONFIG_H */