mx6qsabrelite.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849
  1. /*
  2. * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/clock.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/iomux.h>
  27. #include <asm/arch/mx6q_pins.h>
  28. #include <asm/errno.h>
  29. #include <asm/gpio.h>
  30. #include <asm/imx-common/iomux-v3.h>
  31. #include <asm/imx-common/mxc_i2c.h>
  32. #include <asm/imx-common/boot_mode.h>
  33. #include <mmc.h>
  34. #include <fsl_esdhc.h>
  35. #include <malloc.h>
  36. #include <micrel.h>
  37. #include <miiphy.h>
  38. #include <netdev.h>
  39. #include <linux/fb.h>
  40. #include <ipu_pixfmt.h>
  41. #include <asm/arch/crm_regs.h>
  42. #include <asm/arch/mxc_hdmi.h>
  43. #include <i2c.h>
  44. DECLARE_GLOBAL_DATA_PTR;
  45. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  46. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  47. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  48. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
  49. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  50. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  51. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  52. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  53. #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
  54. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
  55. #define BUTTON_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  56. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  57. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  58. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  59. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  60. int dram_init(void)
  61. {
  62. gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
  63. return 0;
  64. }
  65. iomux_v3_cfg_t const uart1_pads[] = {
  66. MX6_PAD_SD3_DAT6__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  67. MX6_PAD_SD3_DAT7__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  68. };
  69. iomux_v3_cfg_t const uart2_pads[] = {
  70. MX6_PAD_EIM_D26__UART2_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  71. MX6_PAD_EIM_D27__UART2_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  72. };
  73. #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
  74. /* I2C1, SGTL5000 */
  75. struct i2c_pads_info i2c_pad_info0 = {
  76. .scl = {
  77. .i2c_mode = MX6_PAD_EIM_D21__I2C1_SCL | PC,
  78. .gpio_mode = MX6_PAD_EIM_D21__GPIO_3_21 | PC,
  79. .gp = IMX_GPIO_NR(3, 21)
  80. },
  81. .sda = {
  82. .i2c_mode = MX6_PAD_EIM_D28__I2C1_SDA | PC,
  83. .gpio_mode = MX6_PAD_EIM_D28__GPIO_3_28 | PC,
  84. .gp = IMX_GPIO_NR(3, 28)
  85. }
  86. };
  87. /* I2C2 Camera, MIPI */
  88. struct i2c_pads_info i2c_pad_info1 = {
  89. .scl = {
  90. .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | PC,
  91. .gpio_mode = MX6_PAD_KEY_COL3__GPIO_4_12 | PC,
  92. .gp = IMX_GPIO_NR(4, 12)
  93. },
  94. .sda = {
  95. .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | PC,
  96. .gpio_mode = MX6_PAD_KEY_ROW3__GPIO_4_13 | PC,
  97. .gp = IMX_GPIO_NR(4, 13)
  98. }
  99. };
  100. /* I2C3, J15 - RGB connector */
  101. struct i2c_pads_info i2c_pad_info2 = {
  102. .scl = {
  103. .i2c_mode = MX6_PAD_GPIO_5__I2C3_SCL | PC,
  104. .gpio_mode = MX6_PAD_GPIO_5__GPIO_1_5 | PC,
  105. .gp = IMX_GPIO_NR(1, 5)
  106. },
  107. .sda = {
  108. .i2c_mode = MX6_PAD_GPIO_16__I2C3_SDA | PC,
  109. .gpio_mode = MX6_PAD_GPIO_16__GPIO_7_11 | PC,
  110. .gp = IMX_GPIO_NR(7, 11)
  111. }
  112. };
  113. iomux_v3_cfg_t const usdhc3_pads[] = {
  114. MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  115. MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  116. MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  117. MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  118. MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  119. MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  120. MX6_PAD_SD3_DAT5__GPIO_7_0 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  121. };
  122. iomux_v3_cfg_t const usdhc4_pads[] = {
  123. MX6_PAD_SD4_CLK__USDHC4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  124. MX6_PAD_SD4_CMD__USDHC4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  125. MX6_PAD_SD4_DAT0__USDHC4_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  126. MX6_PAD_SD4_DAT1__USDHC4_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  127. MX6_PAD_SD4_DAT2__USDHC4_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  128. MX6_PAD_SD4_DAT3__USDHC4_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  129. MX6_PAD_NANDF_D6__GPIO_2_6 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  130. };
  131. iomux_v3_cfg_t const enet_pads1[] = {
  132. MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  133. MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  134. MX6_PAD_RGMII_TXC__ENET_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  135. MX6_PAD_RGMII_TD0__ENET_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  136. MX6_PAD_RGMII_TD1__ENET_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  137. MX6_PAD_RGMII_TD2__ENET_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  138. MX6_PAD_RGMII_TD3__ENET_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  139. MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  140. MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  141. /* pin 35 - 1 (PHY_AD2) on reset */
  142. MX6_PAD_RGMII_RXC__GPIO_6_30 | MUX_PAD_CTRL(NO_PAD_CTRL),
  143. /* pin 32 - 1 - (MODE0) all */
  144. MX6_PAD_RGMII_RD0__GPIO_6_25 | MUX_PAD_CTRL(NO_PAD_CTRL),
  145. /* pin 31 - 1 - (MODE1) all */
  146. MX6_PAD_RGMII_RD1__GPIO_6_27 | MUX_PAD_CTRL(NO_PAD_CTRL),
  147. /* pin 28 - 1 - (MODE2) all */
  148. MX6_PAD_RGMII_RD2__GPIO_6_28 | MUX_PAD_CTRL(NO_PAD_CTRL),
  149. /* pin 27 - 1 - (MODE3) all */
  150. MX6_PAD_RGMII_RD3__GPIO_6_29 | MUX_PAD_CTRL(NO_PAD_CTRL),
  151. /* pin 33 - 1 - (CLK125_EN) 125Mhz clockout enabled */
  152. MX6_PAD_RGMII_RX_CTL__GPIO_6_24 | MUX_PAD_CTRL(NO_PAD_CTRL),
  153. /* pin 42 PHY nRST */
  154. MX6_PAD_EIM_D23__GPIO_3_23 | MUX_PAD_CTRL(NO_PAD_CTRL),
  155. };
  156. iomux_v3_cfg_t const enet_pads2[] = {
  157. MX6_PAD_RGMII_RXC__ENET_RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  158. MX6_PAD_RGMII_RD0__ENET_RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  159. MX6_PAD_RGMII_RD1__ENET_RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  160. MX6_PAD_RGMII_RD2__ENET_RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  161. MX6_PAD_RGMII_RD3__ENET_RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  162. MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  163. };
  164. /* Button assignments for J14 */
  165. static iomux_v3_cfg_t const button_pads[] = {
  166. /* Menu */
  167. MX6_PAD_NANDF_D1__GPIO_2_1 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  168. /* Back */
  169. MX6_PAD_NANDF_D2__GPIO_2_2 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  170. /* Labelled Search (mapped to Power under Android) */
  171. MX6_PAD_NANDF_D3__GPIO_2_3 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  172. /* Home */
  173. MX6_PAD_NANDF_D4__GPIO_2_4 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  174. /* Volume Down */
  175. MX6_PAD_GPIO_19__GPIO_4_5 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  176. /* Volume Up */
  177. MX6_PAD_GPIO_18__GPIO_7_13 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  178. };
  179. static void setup_iomux_enet(void)
  180. {
  181. gpio_direction_output(IMX_GPIO_NR(3, 23), 0);
  182. gpio_direction_output(IMX_GPIO_NR(6, 30), 1);
  183. gpio_direction_output(IMX_GPIO_NR(6, 25), 1);
  184. gpio_direction_output(IMX_GPIO_NR(6, 27), 1);
  185. gpio_direction_output(IMX_GPIO_NR(6, 28), 1);
  186. gpio_direction_output(IMX_GPIO_NR(6, 29), 1);
  187. imx_iomux_v3_setup_multiple_pads(enet_pads1, ARRAY_SIZE(enet_pads1));
  188. gpio_direction_output(IMX_GPIO_NR(6, 24), 1);
  189. /* Need delay 10ms according to KSZ9021 spec */
  190. udelay(1000 * 10);
  191. gpio_set_value(IMX_GPIO_NR(3, 23), 1);
  192. imx_iomux_v3_setup_multiple_pads(enet_pads2, ARRAY_SIZE(enet_pads2));
  193. }
  194. iomux_v3_cfg_t const usb_pads[] = {
  195. MX6_PAD_GPIO_17__GPIO_7_12 | MUX_PAD_CTRL(NO_PAD_CTRL),
  196. };
  197. static void setup_iomux_uart(void)
  198. {
  199. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  200. imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
  201. }
  202. #ifdef CONFIG_USB_EHCI_MX6
  203. int board_ehci_hcd_init(int port)
  204. {
  205. imx_iomux_v3_setup_multiple_pads(usb_pads, ARRAY_SIZE(usb_pads));
  206. /* Reset USB hub */
  207. gpio_direction_output(IMX_GPIO_NR(7, 12), 0);
  208. mdelay(2);
  209. gpio_set_value(IMX_GPIO_NR(7, 12), 1);
  210. return 0;
  211. }
  212. #endif
  213. #ifdef CONFIG_FSL_ESDHC
  214. struct fsl_esdhc_cfg usdhc_cfg[2] = {
  215. {USDHC3_BASE_ADDR},
  216. {USDHC4_BASE_ADDR},
  217. };
  218. int board_mmc_getcd(struct mmc *mmc)
  219. {
  220. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  221. int ret;
  222. if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
  223. gpio_direction_input(IMX_GPIO_NR(7, 0));
  224. ret = !gpio_get_value(IMX_GPIO_NR(7, 0));
  225. } else {
  226. gpio_direction_input(IMX_GPIO_NR(2, 6));
  227. ret = !gpio_get_value(IMX_GPIO_NR(2, 6));
  228. }
  229. return ret;
  230. }
  231. int board_mmc_init(bd_t *bis)
  232. {
  233. s32 status = 0;
  234. u32 index = 0;
  235. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  236. usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
  237. usdhc_cfg[0].max_bus_width = 4;
  238. usdhc_cfg[1].max_bus_width = 4;
  239. for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
  240. switch (index) {
  241. case 0:
  242. imx_iomux_v3_setup_multiple_pads(
  243. usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  244. break;
  245. case 1:
  246. imx_iomux_v3_setup_multiple_pads(
  247. usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
  248. break;
  249. default:
  250. printf("Warning: you configured more USDHC controllers"
  251. "(%d) then supported by the board (%d)\n",
  252. index + 1, CONFIG_SYS_FSL_USDHC_NUM);
  253. return status;
  254. }
  255. status |= fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
  256. }
  257. return status;
  258. }
  259. #endif
  260. #ifdef CONFIG_MXC_SPI
  261. iomux_v3_cfg_t const ecspi1_pads[] = {
  262. /* SS1 */
  263. MX6_PAD_EIM_D19__GPIO_3_19 | MUX_PAD_CTRL(SPI_PAD_CTRL),
  264. MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
  265. MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
  266. MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
  267. };
  268. void setup_spi(void)
  269. {
  270. gpio_direction_output(CONFIG_SF_DEFAULT_CS, 1);
  271. imx_iomux_v3_setup_multiple_pads(ecspi1_pads,
  272. ARRAY_SIZE(ecspi1_pads));
  273. }
  274. #endif
  275. int board_phy_config(struct phy_device *phydev)
  276. {
  277. /* min rx data delay */
  278. ksz9021_phy_extended_write(phydev,
  279. MII_KSZ9021_EXT_RGMII_RX_DATA_SKEW, 0x0);
  280. /* min tx data delay */
  281. ksz9021_phy_extended_write(phydev,
  282. MII_KSZ9021_EXT_RGMII_TX_DATA_SKEW, 0x0);
  283. /* max rx/tx clock delay, min rx/tx control */
  284. ksz9021_phy_extended_write(phydev,
  285. MII_KSZ9021_EXT_RGMII_CLOCK_SKEW, 0xf0f0);
  286. if (phydev->drv->config)
  287. phydev->drv->config(phydev);
  288. return 0;
  289. }
  290. int board_eth_init(bd_t *bis)
  291. {
  292. uint32_t base = IMX_FEC_BASE;
  293. struct mii_dev *bus = NULL;
  294. struct phy_device *phydev = NULL;
  295. int ret;
  296. setup_iomux_enet();
  297. #ifdef CONFIG_FEC_MXC
  298. bus = fec_get_miibus(base, -1);
  299. if (!bus)
  300. return 0;
  301. /* scan phy 4,5,6,7 */
  302. phydev = phy_find_by_mask(bus, (0xf << 4), PHY_INTERFACE_MODE_RGMII);
  303. if (!phydev) {
  304. free(bus);
  305. return 0;
  306. }
  307. printf("using phy at %d\n", phydev->addr);
  308. ret = fec_probe(bis, -1, base, bus, phydev);
  309. if (ret) {
  310. printf("FEC MXC: %s:failed\n", __func__);
  311. free(phydev);
  312. free(bus);
  313. }
  314. #endif
  315. return 0;
  316. }
  317. static void setup_buttons(void)
  318. {
  319. imx_iomux_v3_setup_multiple_pads(button_pads,
  320. ARRAY_SIZE(button_pads));
  321. }
  322. #ifdef CONFIG_CMD_SATA
  323. int setup_sata(void)
  324. {
  325. struct iomuxc_base_regs *const iomuxc_regs
  326. = (struct iomuxc_base_regs *) IOMUXC_BASE_ADDR;
  327. int ret = enable_sata_clock();
  328. if (ret)
  329. return ret;
  330. clrsetbits_le32(&iomuxc_regs->gpr[13],
  331. IOMUXC_GPR13_SATA_MASK,
  332. IOMUXC_GPR13_SATA_PHY_8_RXEQ_3P0DB
  333. |IOMUXC_GPR13_SATA_PHY_7_SATA2M
  334. |IOMUXC_GPR13_SATA_SPEED_3G
  335. |(3<<IOMUXC_GPR13_SATA_PHY_6_SHIFT)
  336. |IOMUXC_GPR13_SATA_SATA_PHY_5_SS_DISABLED
  337. |IOMUXC_GPR13_SATA_SATA_PHY_4_ATTEN_9_16
  338. |IOMUXC_GPR13_SATA_PHY_3_TXBOOST_0P00_DB
  339. |IOMUXC_GPR13_SATA_PHY_2_TX_1P104V
  340. |IOMUXC_GPR13_SATA_PHY_1_SLOW);
  341. return 0;
  342. }
  343. #endif
  344. #if defined(CONFIG_VIDEO_IPUV3)
  345. static iomux_v3_cfg_t const backlight_pads[] = {
  346. /* Backlight on RGB connector: J15 */
  347. MX6_PAD_SD1_DAT3__GPIO_1_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
  348. #define RGB_BACKLIGHT_GP IMX_GPIO_NR(1, 21)
  349. /* Backlight on LVDS connector: J6 */
  350. MX6_PAD_SD1_CMD__GPIO_1_18 | MUX_PAD_CTRL(NO_PAD_CTRL),
  351. #define LVDS_BACKLIGHT_GP IMX_GPIO_NR(1, 18)
  352. };
  353. static iomux_v3_cfg_t const rgb_pads[] = {
  354. MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK,
  355. MX6_PAD_DI0_PIN15__IPU1_DI0_PIN15,
  356. MX6_PAD_DI0_PIN2__IPU1_DI0_PIN2,
  357. MX6_PAD_DI0_PIN3__IPU1_DI0_PIN3,
  358. MX6_PAD_DI0_PIN4__GPIO_4_20,
  359. MX6_PAD_DISP0_DAT0__IPU1_DISP0_DAT_0,
  360. MX6_PAD_DISP0_DAT1__IPU1_DISP0_DAT_1,
  361. MX6_PAD_DISP0_DAT2__IPU1_DISP0_DAT_2,
  362. MX6_PAD_DISP0_DAT3__IPU1_DISP0_DAT_3,
  363. MX6_PAD_DISP0_DAT4__IPU1_DISP0_DAT_4,
  364. MX6_PAD_DISP0_DAT5__IPU1_DISP0_DAT_5,
  365. MX6_PAD_DISP0_DAT6__IPU1_DISP0_DAT_6,
  366. MX6_PAD_DISP0_DAT7__IPU1_DISP0_DAT_7,
  367. MX6_PAD_DISP0_DAT8__IPU1_DISP0_DAT_8,
  368. MX6_PAD_DISP0_DAT9__IPU1_DISP0_DAT_9,
  369. MX6_PAD_DISP0_DAT10__IPU1_DISP0_DAT_10,
  370. MX6_PAD_DISP0_DAT11__IPU1_DISP0_DAT_11,
  371. MX6_PAD_DISP0_DAT12__IPU1_DISP0_DAT_12,
  372. MX6_PAD_DISP0_DAT13__IPU1_DISP0_DAT_13,
  373. MX6_PAD_DISP0_DAT14__IPU1_DISP0_DAT_14,
  374. MX6_PAD_DISP0_DAT15__IPU1_DISP0_DAT_15,
  375. MX6_PAD_DISP0_DAT16__IPU1_DISP0_DAT_16,
  376. MX6_PAD_DISP0_DAT17__IPU1_DISP0_DAT_17,
  377. MX6_PAD_DISP0_DAT18__IPU1_DISP0_DAT_18,
  378. MX6_PAD_DISP0_DAT19__IPU1_DISP0_DAT_19,
  379. MX6_PAD_DISP0_DAT20__IPU1_DISP0_DAT_20,
  380. MX6_PAD_DISP0_DAT21__IPU1_DISP0_DAT_21,
  381. MX6_PAD_DISP0_DAT22__IPU1_DISP0_DAT_22,
  382. MX6_PAD_DISP0_DAT23__IPU1_DISP0_DAT_23,
  383. };
  384. struct display_info_t {
  385. int bus;
  386. int addr;
  387. int pixfmt;
  388. int (*detect)(struct display_info_t const *dev);
  389. void (*enable)(struct display_info_t const *dev);
  390. struct fb_videomode mode;
  391. };
  392. static int detect_hdmi(struct display_info_t const *dev)
  393. {
  394. struct hdmi_regs *hdmi = (struct hdmi_regs *)HDMI_ARB_BASE_ADDR;
  395. return readb(&hdmi->phy_stat0) & HDMI_PHY_HPD;
  396. }
  397. static void enable_hdmi(struct display_info_t const *dev)
  398. {
  399. struct hdmi_regs *hdmi = (struct hdmi_regs *)HDMI_ARB_BASE_ADDR;
  400. u8 reg;
  401. printf("%s: setup HDMI monitor\n", __func__);
  402. reg = readb(&hdmi->phy_conf0);
  403. reg |= HDMI_PHY_CONF0_PDZ_MASK;
  404. writeb(reg, &hdmi->phy_conf0);
  405. udelay(3000);
  406. reg |= HDMI_PHY_CONF0_ENTMDS_MASK;
  407. writeb(reg, &hdmi->phy_conf0);
  408. udelay(3000);
  409. reg |= HDMI_PHY_CONF0_GEN2_TXPWRON_MASK;
  410. writeb(reg, &hdmi->phy_conf0);
  411. writeb(HDMI_MC_PHYRSTZ_ASSERT, &hdmi->mc_phyrstz);
  412. }
  413. static int detect_i2c(struct display_info_t const *dev)
  414. {
  415. return ((0 == i2c_set_bus_num(dev->bus))
  416. &&
  417. (0 == i2c_probe(dev->addr)));
  418. }
  419. static void enable_lvds(struct display_info_t const *dev)
  420. {
  421. struct iomuxc *iomux = (struct iomuxc *)
  422. IOMUXC_BASE_ADDR;
  423. u32 reg = readl(&iomux->gpr[2]);
  424. reg |= IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT;
  425. writel(reg, &iomux->gpr[2]);
  426. gpio_direction_output(LVDS_BACKLIGHT_GP, 1);
  427. }
  428. static void enable_rgb(struct display_info_t const *dev)
  429. {
  430. imx_iomux_v3_setup_multiple_pads(
  431. rgb_pads,
  432. ARRAY_SIZE(rgb_pads));
  433. gpio_direction_output(RGB_BACKLIGHT_GP, 1);
  434. }
  435. static struct display_info_t const displays[] = {{
  436. .bus = -1,
  437. .addr = 0,
  438. .pixfmt = IPU_PIX_FMT_RGB24,
  439. .detect = detect_hdmi,
  440. .enable = enable_hdmi,
  441. .mode = {
  442. .name = "HDMI",
  443. .refresh = 60,
  444. .xres = 1024,
  445. .yres = 768,
  446. .pixclock = 15385,
  447. .left_margin = 220,
  448. .right_margin = 40,
  449. .upper_margin = 21,
  450. .lower_margin = 7,
  451. .hsync_len = 60,
  452. .vsync_len = 10,
  453. .sync = FB_SYNC_EXT,
  454. .vmode = FB_VMODE_NONINTERLACED
  455. } }, {
  456. .bus = 2,
  457. .addr = 0x4,
  458. .pixfmt = IPU_PIX_FMT_LVDS666,
  459. .detect = detect_i2c,
  460. .enable = enable_lvds,
  461. .mode = {
  462. .name = "Hannstar-XGA",
  463. .refresh = 60,
  464. .xres = 1024,
  465. .yres = 768,
  466. .pixclock = 15385,
  467. .left_margin = 220,
  468. .right_margin = 40,
  469. .upper_margin = 21,
  470. .lower_margin = 7,
  471. .hsync_len = 60,
  472. .vsync_len = 10,
  473. .sync = FB_SYNC_EXT,
  474. .vmode = FB_VMODE_NONINTERLACED
  475. } }, {
  476. .bus = 2,
  477. .addr = 0x38,
  478. .pixfmt = IPU_PIX_FMT_LVDS666,
  479. .detect = detect_i2c,
  480. .enable = enable_lvds,
  481. .mode = {
  482. .name = "wsvga-lvds",
  483. .refresh = 60,
  484. .xres = 1024,
  485. .yres = 600,
  486. .pixclock = 15385,
  487. .left_margin = 220,
  488. .right_margin = 40,
  489. .upper_margin = 21,
  490. .lower_margin = 7,
  491. .hsync_len = 60,
  492. .vsync_len = 10,
  493. .sync = FB_SYNC_EXT,
  494. .vmode = FB_VMODE_NONINTERLACED
  495. } }, {
  496. .bus = 2,
  497. .addr = 0x48,
  498. .pixfmt = IPU_PIX_FMT_RGB666,
  499. .detect = detect_i2c,
  500. .enable = enable_rgb,
  501. .mode = {
  502. .name = "wvga-rgb",
  503. .refresh = 57,
  504. .xres = 800,
  505. .yres = 480,
  506. .pixclock = 37037,
  507. .left_margin = 40,
  508. .right_margin = 60,
  509. .upper_margin = 10,
  510. .lower_margin = 10,
  511. .hsync_len = 20,
  512. .vsync_len = 10,
  513. .sync = 0,
  514. .vmode = FB_VMODE_NONINTERLACED
  515. } } };
  516. int board_video_skip(void)
  517. {
  518. int i;
  519. int ret;
  520. char const *panel = getenv("panel");
  521. if (!panel) {
  522. for (i = 0; i < ARRAY_SIZE(displays); i++) {
  523. struct display_info_t const *dev = displays+i;
  524. if (dev->detect(dev)) {
  525. panel = dev->mode.name;
  526. printf("auto-detected panel %s\n", panel);
  527. break;
  528. }
  529. }
  530. if (!panel) {
  531. panel = displays[0].mode.name;
  532. printf("No panel detected: default to %s\n", panel);
  533. }
  534. } else {
  535. for (i = 0; i < ARRAY_SIZE(displays); i++) {
  536. if (!strcmp(panel, displays[i].mode.name))
  537. break;
  538. }
  539. }
  540. if (i < ARRAY_SIZE(displays)) {
  541. ret = ipuv3_fb_init(&displays[i].mode, 0,
  542. displays[i].pixfmt);
  543. if (!ret) {
  544. displays[i].enable(displays+i);
  545. printf("Display: %s (%ux%u)\n",
  546. displays[i].mode.name,
  547. displays[i].mode.xres,
  548. displays[i].mode.yres);
  549. } else
  550. printf("LCD %s cannot be configured: %d\n",
  551. displays[i].mode.name, ret);
  552. } else {
  553. printf("unsupported panel %s\n", panel);
  554. ret = -EINVAL;
  555. }
  556. return (0 != ret);
  557. }
  558. static void setup_display(void)
  559. {
  560. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  561. struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
  562. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  563. struct hdmi_regs *hdmi = (struct hdmi_regs *)HDMI_ARB_BASE_ADDR;
  564. int reg;
  565. /* Turn on LDB0,IPU,IPU DI0 clocks */
  566. reg = __raw_readl(&mxc_ccm->CCGR3);
  567. reg |= MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET
  568. |MXC_CCM_CCGR3_LDB_DI0_MASK;
  569. writel(reg, &mxc_ccm->CCGR3);
  570. /* Turn on HDMI PHY clock */
  571. reg = __raw_readl(&mxc_ccm->CCGR2);
  572. reg |= MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_MASK
  573. |MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_MASK;
  574. writel(reg, &mxc_ccm->CCGR2);
  575. /* clear HDMI PHY reset */
  576. writeb(HDMI_MC_PHYRSTZ_DEASSERT, &hdmi->mc_phyrstz);
  577. /* set PFD1_FRAC to 0x13 == 455 MHz (480*18)/0x13 */
  578. writel(ANATOP_PFD_480_PFD1_FRAC_MASK, &anatop->pfd_480_clr);
  579. writel(0x13<<ANATOP_PFD_480_PFD1_FRAC_SHIFT, &anatop->pfd_480_set);
  580. /* set LDB0, LDB1 clk select to 011/011 */
  581. reg = readl(&mxc_ccm->cs2cdr);
  582. reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
  583. |MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
  584. reg |= (3<<MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
  585. |(3<<MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
  586. writel(reg, &mxc_ccm->cs2cdr);
  587. reg = readl(&mxc_ccm->cscmr2);
  588. reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV;
  589. writel(reg, &mxc_ccm->cscmr2);
  590. reg = readl(&mxc_ccm->chsccdr);
  591. reg &= ~(MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK
  592. |MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK
  593. |MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK);
  594. reg |= (CHSCCDR_CLK_SEL_LDB_DI0
  595. <<MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET)
  596. |(CHSCCDR_PODF_DIVIDE_BY_3
  597. <<MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET)
  598. |(CHSCCDR_IPU_PRE_CLK_540M_PFD
  599. <<MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET);
  600. writel(reg, &mxc_ccm->chsccdr);
  601. reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
  602. |IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH
  603. |IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
  604. |IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
  605. |IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
  606. |IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
  607. |IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
  608. |IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
  609. |IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
  610. writel(reg, &iomux->gpr[2]);
  611. reg = readl(&iomux->gpr[3]);
  612. reg = (reg & ~IOMUXC_GPR3_LVDS0_MUX_CTL_MASK)
  613. | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
  614. <<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
  615. writel(reg, &iomux->gpr[3]);
  616. /* backlights off until needed */
  617. imx_iomux_v3_setup_multiple_pads(backlight_pads,
  618. ARRAY_SIZE(backlight_pads));
  619. gpio_direction_input(LVDS_BACKLIGHT_GP);
  620. gpio_direction_input(RGB_BACKLIGHT_GP);
  621. }
  622. #endif
  623. int board_early_init_f(void)
  624. {
  625. setup_iomux_uart();
  626. setup_buttons();
  627. #if defined(CONFIG_VIDEO_IPUV3)
  628. setup_display();
  629. #endif
  630. return 0;
  631. }
  632. /*
  633. * Do not overwrite the console
  634. * Use always serial for U-Boot console
  635. */
  636. int overwrite_console(void)
  637. {
  638. return 1;
  639. }
  640. int board_init(void)
  641. {
  642. /* address of boot parameters */
  643. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  644. #ifdef CONFIG_MXC_SPI
  645. setup_spi();
  646. #endif
  647. setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0);
  648. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
  649. setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
  650. #ifdef CONFIG_CMD_SATA
  651. setup_sata();
  652. #endif
  653. return 0;
  654. }
  655. int checkboard(void)
  656. {
  657. puts("Board: MX6Q-Sabre Lite\n");
  658. return 0;
  659. }
  660. struct button_key {
  661. char const *name;
  662. unsigned gpnum;
  663. char ident;
  664. };
  665. static struct button_key const buttons[] = {
  666. {"back", IMX_GPIO_NR(2, 2), 'B'},
  667. {"home", IMX_GPIO_NR(2, 4), 'H'},
  668. {"menu", IMX_GPIO_NR(2, 1), 'M'},
  669. {"search", IMX_GPIO_NR(2, 3), 'S'},
  670. {"volup", IMX_GPIO_NR(7, 13), 'V'},
  671. {"voldown", IMX_GPIO_NR(4, 5), 'v'},
  672. };
  673. /*
  674. * generate a null-terminated string containing the buttons pressed
  675. * returns number of keys pressed
  676. */
  677. static int read_keys(char *buf)
  678. {
  679. int i, numpressed = 0;
  680. for (i = 0; i < ARRAY_SIZE(buttons); i++) {
  681. if (!gpio_get_value(buttons[i].gpnum))
  682. buf[numpressed++] = buttons[i].ident;
  683. }
  684. buf[numpressed] = '\0';
  685. return numpressed;
  686. }
  687. static int do_kbd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  688. {
  689. char envvalue[ARRAY_SIZE(buttons)+1];
  690. int numpressed = read_keys(envvalue);
  691. setenv("keybd", envvalue);
  692. return numpressed == 0;
  693. }
  694. U_BOOT_CMD(
  695. kbd, 1, 1, do_kbd,
  696. "Tests for keypresses, sets 'keybd' environment variable",
  697. "Returns 0 (true) to shell if key is pressed."
  698. );
  699. #ifdef CONFIG_PREBOOT
  700. static char const kbd_magic_prefix[] = "key_magic";
  701. static char const kbd_command_prefix[] = "key_cmd";
  702. static void preboot_keys(void)
  703. {
  704. int numpressed;
  705. char keypress[ARRAY_SIZE(buttons)+1];
  706. numpressed = read_keys(keypress);
  707. if (numpressed) {
  708. char *kbd_magic_keys = getenv("magic_keys");
  709. char *suffix;
  710. /*
  711. * loop over all magic keys
  712. */
  713. for (suffix = kbd_magic_keys; *suffix; ++suffix) {
  714. char *keys;
  715. char magic[sizeof(kbd_magic_prefix) + 1];
  716. sprintf(magic, "%s%c", kbd_magic_prefix, *suffix);
  717. keys = getenv(magic);
  718. if (keys) {
  719. if (!strcmp(keys, keypress))
  720. break;
  721. }
  722. }
  723. if (*suffix) {
  724. char cmd_name[sizeof(kbd_command_prefix) + 1];
  725. char *cmd;
  726. sprintf(cmd_name, "%s%c", kbd_command_prefix, *suffix);
  727. cmd = getenv(cmd_name);
  728. if (cmd) {
  729. setenv("preboot", cmd);
  730. return;
  731. }
  732. }
  733. }
  734. }
  735. #endif
  736. #ifdef CONFIG_CMD_BMODE
  737. static const struct boot_mode board_boot_modes[] = {
  738. /* 4 bit bus width */
  739. {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
  740. {"mmc1", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
  741. {NULL, 0},
  742. };
  743. #endif
  744. int misc_init_r(void)
  745. {
  746. #ifdef CONFIG_PREBOOT
  747. preboot_keys();
  748. #endif
  749. #ifdef CONFIG_CMD_BMODE
  750. add_board_boot_modes(board_boot_modes);
  751. #endif
  752. return 0;
  753. }