mx53loco.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * Copyright (C) 2011 Freescale Semiconductor, Inc.
  3. * Jason Liu <r64343@freescale.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/sys_proto.h>
  27. #include <asm/arch/crm_regs.h>
  28. #include <asm/arch/clock.h>
  29. #include <asm/arch/iomux-mx53.h>
  30. #include <asm/arch/clock.h>
  31. #include <asm/errno.h>
  32. #include <asm/imx-common/mx5_video.h>
  33. #include <netdev.h>
  34. #include <i2c.h>
  35. #include <mmc.h>
  36. #include <fsl_esdhc.h>
  37. #include <asm/gpio.h>
  38. #include <power/pmic.h>
  39. #include <dialog_pmic.h>
  40. #include <fsl_pmic.h>
  41. #include <linux/fb.h>
  42. #include <ipu_pixfmt.h>
  43. #define MX53LOCO_LCD_POWER IMX_GPIO_NR(3, 24)
  44. DECLARE_GLOBAL_DATA_PTR;
  45. int dram_init(void)
  46. {
  47. u32 size1, size2;
  48. size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  49. size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  50. gd->ram_size = size1 + size2;
  51. return 0;
  52. }
  53. void dram_init_banksize(void)
  54. {
  55. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  56. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  57. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  58. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  59. }
  60. u32 get_board_rev(void)
  61. {
  62. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  63. struct fuse_bank *bank = &iim->bank[0];
  64. struct fuse_bank0_regs *fuse =
  65. (struct fuse_bank0_regs *)bank->fuse_regs;
  66. int rev = readl(&fuse->gp[6]);
  67. if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR))
  68. rev = 0;
  69. return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
  70. }
  71. #define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
  72. PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
  73. static void setup_iomux_uart(void)
  74. {
  75. static const iomux_v3_cfg_t uart_pads[] = {
  76. NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, UART_PAD_CTRL),
  77. NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, UART_PAD_CTRL),
  78. };
  79. imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
  80. }
  81. #ifdef CONFIG_USB_EHCI_MX5
  82. int board_ehci_hcd_init(int port)
  83. {
  84. /* request VBUS power enable pin, GPIO7_8 */
  85. imx_iomux_v3_setup_pad(MX53_PAD_PATA_DA_2__GPIO7_8);
  86. gpio_direction_output(IMX_GPIO_NR(7, 8), 1);
  87. return 0;
  88. }
  89. #endif
  90. static void setup_iomux_fec(void)
  91. {
  92. static const iomux_v3_cfg_t fec_pads[] = {
  93. NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
  94. PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
  95. NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
  96. NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
  97. PAD_CTL_HYS | PAD_CTL_PKE),
  98. NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
  99. PAD_CTL_HYS | PAD_CTL_PKE),
  100. NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
  101. NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
  102. NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
  103. NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
  104. PAD_CTL_HYS | PAD_CTL_PKE),
  105. NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
  106. PAD_CTL_HYS | PAD_CTL_PKE),
  107. NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
  108. PAD_CTL_HYS | PAD_CTL_PKE),
  109. };
  110. imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
  111. }
  112. #ifdef CONFIG_FSL_ESDHC
  113. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  114. {MMC_SDHC1_BASE_ADDR},
  115. {MMC_SDHC3_BASE_ADDR},
  116. };
  117. int board_mmc_getcd(struct mmc *mmc)
  118. {
  119. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  120. int ret;
  121. imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA11__GPIO3_11);
  122. gpio_direction_input(IMX_GPIO_NR(3, 11));
  123. imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA13__GPIO3_13);
  124. gpio_direction_input(IMX_GPIO_NR(3, 13));
  125. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  126. ret = !gpio_get_value(IMX_GPIO_NR(3, 13));
  127. else
  128. ret = !gpio_get_value(IMX_GPIO_NR(3, 11));
  129. return ret;
  130. }
  131. #define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
  132. PAD_CTL_PUS_100K_UP)
  133. #define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
  134. PAD_CTL_DSE_HIGH)
  135. int board_mmc_init(bd_t *bis)
  136. {
  137. static const iomux_v3_cfg_t sd1_pads[] = {
  138. NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
  139. NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
  140. NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
  141. NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
  142. NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
  143. NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
  144. MX53_PAD_EIM_DA13__GPIO3_13,
  145. };
  146. static const iomux_v3_cfg_t sd2_pads[] = {
  147. NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__ESDHC3_CMD,
  148. SD_CMD_PAD_CTRL),
  149. NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__ESDHC3_CLK, SD_PAD_CTRL),
  150. NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__ESDHC3_DAT0, SD_PAD_CTRL),
  151. NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__ESDHC3_DAT1, SD_PAD_CTRL),
  152. NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__ESDHC3_DAT2, SD_PAD_CTRL),
  153. NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__ESDHC3_DAT3, SD_PAD_CTRL),
  154. NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__ESDHC3_DAT4, SD_PAD_CTRL),
  155. NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__ESDHC3_DAT5, SD_PAD_CTRL),
  156. NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__ESDHC3_DAT6, SD_PAD_CTRL),
  157. NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__ESDHC3_DAT7, SD_PAD_CTRL),
  158. MX53_PAD_EIM_DA11__GPIO3_11,
  159. };
  160. u32 index;
  161. s32 status = 0;
  162. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  163. esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  164. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  165. switch (index) {
  166. case 0:
  167. imx_iomux_v3_setup_multiple_pads(sd1_pads,
  168. ARRAY_SIZE(sd1_pads));
  169. break;
  170. case 1:
  171. imx_iomux_v3_setup_multiple_pads(sd2_pads,
  172. ARRAY_SIZE(sd2_pads));
  173. break;
  174. default:
  175. printf("Warning: you configured more ESDHC controller"
  176. "(%d) as supported by the board(2)\n",
  177. CONFIG_SYS_FSL_ESDHC_NUM);
  178. return status;
  179. }
  180. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  181. }
  182. return status;
  183. }
  184. #endif
  185. #define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
  186. PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
  187. static void setup_iomux_i2c(void)
  188. {
  189. static const iomux_v3_cfg_t i2c1_pads[] = {
  190. NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__I2C1_SDA, I2C_PAD_CTRL),
  191. NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__I2C1_SCL, I2C_PAD_CTRL),
  192. };
  193. imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads));
  194. }
  195. static int power_init(void)
  196. {
  197. unsigned int val;
  198. int ret;
  199. struct pmic *p;
  200. if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR)) {
  201. ret = pmic_dialog_init(I2C_PMIC);
  202. if (ret)
  203. return ret;
  204. p = pmic_get("DIALOG_PMIC");
  205. if (!p)
  206. return -ENODEV;
  207. /* Set VDDA to 1.25V */
  208. val = DA9052_BUCKCORE_BCOREEN | DA_BUCKCORE_VBCORE_1_250V;
  209. ret = pmic_reg_write(p, DA9053_BUCKCORE_REG, val);
  210. if (ret) {
  211. printf("Writing to BUCKCORE_REG failed: %d\n", ret);
  212. return ret;
  213. }
  214. pmic_reg_read(p, DA9053_SUPPLY_REG, &val);
  215. val |= DA9052_SUPPLY_VBCOREGO;
  216. ret = pmic_reg_write(p, DA9053_SUPPLY_REG, val);
  217. if (ret) {
  218. printf("Writing to SUPPLY_REG failed: %d\n", ret);
  219. return ret;
  220. }
  221. /* Set Vcc peripheral to 1.30V */
  222. ret = pmic_reg_write(p, DA9053_BUCKPRO_REG, 0x62);
  223. if (ret) {
  224. printf("Writing to BUCKPRO_REG failed: %d\n", ret);
  225. return ret;
  226. }
  227. ret = pmic_reg_write(p, DA9053_SUPPLY_REG, 0x62);
  228. if (ret) {
  229. printf("Writing to SUPPLY_REG failed: %d\n", ret);
  230. return ret;
  231. }
  232. return ret;
  233. }
  234. if (!i2c_probe(CONFIG_SYS_FSL_PMIC_I2C_ADDR)) {
  235. ret = pmic_init(I2C_PMIC);
  236. if (ret)
  237. return ret;
  238. p = pmic_get("FSL_PMIC");
  239. if (!p)
  240. return -ENODEV;
  241. /* Set VDDGP to 1.25V for 1GHz on SW1 */
  242. pmic_reg_read(p, REG_SW_0, &val);
  243. val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_250V_MC34708;
  244. ret = pmic_reg_write(p, REG_SW_0, val);
  245. if (ret) {
  246. printf("Writing to REG_SW_0 failed: %d\n", ret);
  247. return ret;
  248. }
  249. /* Set VCC as 1.30V on SW2 */
  250. pmic_reg_read(p, REG_SW_1, &val);
  251. val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_300V_MC34708;
  252. ret = pmic_reg_write(p, REG_SW_1, val);
  253. if (ret) {
  254. printf("Writing to REG_SW_1 failed: %d\n", ret);
  255. return ret;
  256. }
  257. /* Set global reset timer to 4s */
  258. pmic_reg_read(p, REG_POWER_CTL2, &val);
  259. val = (val & ~TIMER_MASK_MC34708) | TIMER_4S_MC34708;
  260. ret = pmic_reg_write(p, REG_POWER_CTL2, val);
  261. if (ret) {
  262. printf("Writing to REG_POWER_CTL2 failed: %d\n", ret);
  263. return ret;
  264. }
  265. /* Set VUSBSEL and VUSBEN for USB PHY supply*/
  266. pmic_reg_read(p, REG_MODE_0, &val);
  267. val |= (VUSBSEL_MC34708 | VUSBEN_MC34708);
  268. ret = pmic_reg_write(p, REG_MODE_0, val);
  269. if (ret) {
  270. printf("Writing to REG_MODE_0 failed: %d\n", ret);
  271. return ret;
  272. }
  273. /* Set SWBST to 5V in auto mode */
  274. val = SWBST_AUTO;
  275. ret = pmic_reg_write(p, SWBST_CTRL, val);
  276. if (ret) {
  277. printf("Writing to SWBST_CTRL failed: %d\n", ret);
  278. return ret;
  279. }
  280. return ret;
  281. }
  282. return -1;
  283. }
  284. static void clock_1GHz(void)
  285. {
  286. int ret;
  287. u32 ref_clk = MXC_HCLK;
  288. /*
  289. * After increasing voltage to 1.25V, we can switch
  290. * CPU clock to 1GHz and DDR to 400MHz safely
  291. */
  292. ret = mxc_set_clock(ref_clk, 1000, MXC_ARM_CLK);
  293. if (ret)
  294. printf("CPU: Switch CPU clock to 1GHZ failed\n");
  295. ret = mxc_set_clock(ref_clk, 400, MXC_PERIPH_CLK);
  296. ret |= mxc_set_clock(ref_clk, 400, MXC_DDR_CLK);
  297. if (ret)
  298. printf("CPU: Switch DDR clock to 400MHz failed\n");
  299. }
  300. int board_early_init_f(void)
  301. {
  302. setup_iomux_uart();
  303. setup_iomux_fec();
  304. setup_iomux_lcd();
  305. return 0;
  306. }
  307. int print_cpuinfo(void)
  308. {
  309. u32 cpurev;
  310. cpurev = get_cpu_rev();
  311. printf("CPU: Freescale i.MX%x family rev%d.%d at %d MHz\n",
  312. (cpurev & 0xFF000) >> 12,
  313. (cpurev & 0x000F0) >> 4,
  314. (cpurev & 0x0000F) >> 0,
  315. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  316. printf("Reset cause: %s\n", get_reset_cause());
  317. return 0;
  318. }
  319. /*
  320. * Do not overwrite the console
  321. * Use always serial for U-Boot console
  322. */
  323. int overwrite_console(void)
  324. {
  325. return 1;
  326. }
  327. int board_init(void)
  328. {
  329. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  330. mxc_set_sata_internal_clock();
  331. setup_iomux_i2c();
  332. return 0;
  333. }
  334. int board_late_init(void)
  335. {
  336. if (!power_init())
  337. clock_1GHz();
  338. print_cpuinfo();
  339. return 0;
  340. }
  341. int checkboard(void)
  342. {
  343. puts("Board: MX53 LOCO\n");
  344. return 0;
  345. }