mx51evk.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413
  1. /*
  2. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/gpio.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/iomux-mx51.h>
  27. #include <asm/errno.h>
  28. #include <asm/arch/sys_proto.h>
  29. #include <asm/arch/crm_regs.h>
  30. #include <asm/arch/clock.h>
  31. #include <asm/imx-common/mx5_video.h>
  32. #include <i2c.h>
  33. #include <mmc.h>
  34. #include <fsl_esdhc.h>
  35. #include <power/pmic.h>
  36. #include <fsl_pmic.h>
  37. #include <mc13892.h>
  38. #include <usb/ehci-fsl.h>
  39. DECLARE_GLOBAL_DATA_PTR;
  40. #ifdef CONFIG_FSL_ESDHC
  41. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  42. {MMC_SDHC1_BASE_ADDR},
  43. {MMC_SDHC2_BASE_ADDR},
  44. };
  45. #endif
  46. int dram_init(void)
  47. {
  48. /* dram_init must store complete ramsize in gd->ram_size */
  49. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  50. PHYS_SDRAM_1_SIZE);
  51. return 0;
  52. }
  53. u32 get_board_rev(void)
  54. {
  55. u32 rev = get_cpu_rev();
  56. if (!gpio_get_value(IMX_GPIO_NR(1, 22)))
  57. rev |= BOARD_REV_2_0 << BOARD_VER_OFFSET;
  58. return rev;
  59. }
  60. #define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_DSE_HIGH)
  61. static void setup_iomux_uart(void)
  62. {
  63. static const iomux_v3_cfg_t uart_pads[] = {
  64. MX51_PAD_UART1_RXD__UART1_RXD,
  65. MX51_PAD_UART1_TXD__UART1_TXD,
  66. NEW_PAD_CTRL(MX51_PAD_UART1_RTS__UART1_RTS, UART_PAD_CTRL),
  67. NEW_PAD_CTRL(MX51_PAD_UART1_CTS__UART1_CTS, UART_PAD_CTRL),
  68. };
  69. imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
  70. }
  71. static void setup_iomux_fec(void)
  72. {
  73. static const iomux_v3_cfg_t fec_pads[] = {
  74. NEW_PAD_CTRL(MX51_PAD_EIM_EB2__FEC_MDIO, PAD_CTL_HYS |
  75. PAD_CTL_PUS_22K_UP | PAD_CTL_ODE |
  76. PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
  77. MX51_PAD_NANDF_CS3__FEC_MDC,
  78. NEW_PAD_CTRL(MX51_PAD_EIM_CS3__FEC_RDATA3, MX51_PAD_CTRL_2),
  79. NEW_PAD_CTRL(MX51_PAD_EIM_CS2__FEC_RDATA2, MX51_PAD_CTRL_2),
  80. NEW_PAD_CTRL(MX51_PAD_EIM_EB3__FEC_RDATA1, MX51_PAD_CTRL_2),
  81. MX51_PAD_NANDF_D9__FEC_RDATA0,
  82. MX51_PAD_NANDF_CS6__FEC_TDATA3,
  83. MX51_PAD_NANDF_CS5__FEC_TDATA2,
  84. MX51_PAD_NANDF_CS4__FEC_TDATA1,
  85. MX51_PAD_NANDF_D8__FEC_TDATA0,
  86. MX51_PAD_NANDF_CS7__FEC_TX_EN,
  87. MX51_PAD_NANDF_CS2__FEC_TX_ER,
  88. MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK,
  89. NEW_PAD_CTRL(MX51_PAD_NANDF_RB2__FEC_COL, MX51_PAD_CTRL_4),
  90. NEW_PAD_CTRL(MX51_PAD_NANDF_RB3__FEC_RX_CLK, MX51_PAD_CTRL_4),
  91. MX51_PAD_EIM_CS5__FEC_CRS,
  92. MX51_PAD_EIM_CS4__FEC_RX_ER,
  93. NEW_PAD_CTRL(MX51_PAD_NANDF_D11__FEC_RX_DV, MX51_PAD_CTRL_4),
  94. };
  95. imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
  96. }
  97. #ifdef CONFIG_MXC_SPI
  98. static void setup_iomux_spi(void)
  99. {
  100. static const iomux_v3_cfg_t spi_pads[] = {
  101. NEW_PAD_CTRL(MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI, PAD_CTL_HYS |
  102. PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
  103. NEW_PAD_CTRL(MX51_PAD_CSPI1_MISO__ECSPI1_MISO, PAD_CTL_HYS |
  104. PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
  105. NEW_PAD_CTRL(MX51_PAD_CSPI1_SS1__ECSPI1_SS1,
  106. MX51_GPIO_PAD_CTRL),
  107. MX51_PAD_CSPI1_SS0__ECSPI1_SS0,
  108. NEW_PAD_CTRL(MX51_PAD_CSPI1_RDY__ECSPI1_RDY, MX51_PAD_CTRL_2),
  109. NEW_PAD_CTRL(MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK, PAD_CTL_HYS |
  110. PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
  111. };
  112. imx_iomux_v3_setup_multiple_pads(spi_pads, ARRAY_SIZE(spi_pads));
  113. }
  114. #endif
  115. #ifdef CONFIG_USB_EHCI_MX5
  116. #define MX51EVK_USBH1_HUB_RST IMX_GPIO_NR(1, 7)
  117. #define MX51EVK_USBH1_STP IMX_GPIO_NR(1, 27)
  118. #define MX51EVK_USB_CLK_EN_B IMX_GPIO_NR(2, 2)
  119. #define MX51EVK_USB_PHY_RESET IMX_GPIO_NR(2, 5)
  120. static void setup_usb_h1(void)
  121. {
  122. static const iomux_v3_cfg_t usb_h1_pads[] = {
  123. MX51_PAD_USBH1_CLK__USBH1_CLK,
  124. MX51_PAD_USBH1_DIR__USBH1_DIR,
  125. MX51_PAD_USBH1_STP__USBH1_STP,
  126. MX51_PAD_USBH1_NXT__USBH1_NXT,
  127. MX51_PAD_USBH1_DATA0__USBH1_DATA0,
  128. MX51_PAD_USBH1_DATA1__USBH1_DATA1,
  129. MX51_PAD_USBH1_DATA2__USBH1_DATA2,
  130. MX51_PAD_USBH1_DATA3__USBH1_DATA3,
  131. MX51_PAD_USBH1_DATA4__USBH1_DATA4,
  132. MX51_PAD_USBH1_DATA5__USBH1_DATA5,
  133. MX51_PAD_USBH1_DATA6__USBH1_DATA6,
  134. MX51_PAD_USBH1_DATA7__USBH1_DATA7,
  135. NEW_PAD_CTRL(MX51_PAD_GPIO1_7__GPIO1_7, 0), /* H1 hub reset */
  136. MX51_PAD_EIM_D17__GPIO2_1,
  137. MX51_PAD_EIM_D21__GPIO2_5, /* PHY reset */
  138. };
  139. imx_iomux_v3_setup_multiple_pads(usb_h1_pads, ARRAY_SIZE(usb_h1_pads));
  140. }
  141. int board_ehci_hcd_init(int port)
  142. {
  143. /* Set USBH1_STP to GPIO and toggle it */
  144. imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_USBH1_STP__GPIO1_27,
  145. MX51_USBH_PAD_CTRL));
  146. gpio_direction_output(MX51EVK_USBH1_STP, 0);
  147. gpio_direction_output(MX51EVK_USB_PHY_RESET, 0);
  148. mdelay(10);
  149. gpio_set_value(MX51EVK_USBH1_STP, 1);
  150. /* Set back USBH1_STP to be function */
  151. imx_iomux_v3_setup_pad(MX51_PAD_USBH1_STP__USBH1_STP);
  152. /* De-assert USB PHY RESETB */
  153. gpio_set_value(MX51EVK_USB_PHY_RESET, 1);
  154. /* Drive USB_CLK_EN_B line low */
  155. gpio_direction_output(MX51EVK_USB_CLK_EN_B, 0);
  156. /* Reset USB hub */
  157. gpio_direction_output(MX51EVK_USBH1_HUB_RST, 0);
  158. mdelay(2);
  159. gpio_set_value(MX51EVK_USBH1_HUB_RST, 1);
  160. return 0;
  161. }
  162. #endif
  163. static void power_init(void)
  164. {
  165. unsigned int val;
  166. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
  167. struct pmic *p;
  168. int ret;
  169. ret = pmic_init(I2C_PMIC);
  170. if (ret)
  171. return;
  172. p = pmic_get("FSL_PMIC");
  173. if (!p)
  174. return;
  175. /* Write needed to Power Gate 2 register */
  176. pmic_reg_read(p, REG_POWER_MISC, &val);
  177. val &= ~PWGT2SPIEN;
  178. pmic_reg_write(p, REG_POWER_MISC, val);
  179. /* Externally powered */
  180. pmic_reg_read(p, REG_CHARGE, &val);
  181. val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
  182. pmic_reg_write(p, REG_CHARGE, val);
  183. /* power up the system first */
  184. pmic_reg_write(p, REG_POWER_MISC, PWUP);
  185. /* Set core voltage to 1.1V */
  186. pmic_reg_read(p, REG_SW_0, &val);
  187. val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
  188. pmic_reg_write(p, REG_SW_0, val);
  189. /* Setup VCC (SW2) to 1.25 */
  190. pmic_reg_read(p, REG_SW_1, &val);
  191. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  192. pmic_reg_write(p, REG_SW_1, val);
  193. /* Setup 1V2_DIG1 (SW3) to 1.25 */
  194. pmic_reg_read(p, REG_SW_2, &val);
  195. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  196. pmic_reg_write(p, REG_SW_2, val);
  197. udelay(50);
  198. /* Raise the core frequency to 800MHz */
  199. writel(0x0, &mxc_ccm->cacrr);
  200. /* Set switchers in Auto in NORMAL mode & STANDBY mode */
  201. /* Setup the switcher mode for SW1 & SW2*/
  202. pmic_reg_read(p, REG_SW_4, &val);
  203. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  204. (SWMODE_MASK << SWMODE2_SHIFT)));
  205. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  206. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  207. pmic_reg_write(p, REG_SW_4, val);
  208. /* Setup the switcher mode for SW3 & SW4 */
  209. pmic_reg_read(p, REG_SW_5, &val);
  210. val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
  211. (SWMODE_MASK << SWMODE4_SHIFT)));
  212. val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
  213. (SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
  214. pmic_reg_write(p, REG_SW_5, val);
  215. /* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
  216. pmic_reg_read(p, REG_SETTING_0, &val);
  217. val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
  218. val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
  219. pmic_reg_write(p, REG_SETTING_0, val);
  220. /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
  221. pmic_reg_read(p, REG_SETTING_1, &val);
  222. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  223. val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
  224. pmic_reg_write(p, REG_SETTING_1, val);
  225. /* Configure VGEN3 and VCAM regulators to use external PNP */
  226. val = VGEN3CONFIG | VCAMCONFIG;
  227. pmic_reg_write(p, REG_MODE_1, val);
  228. udelay(200);
  229. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  230. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  231. VVIDEOEN | VAUDIOEN | VSDEN;
  232. pmic_reg_write(p, REG_MODE_1, val);
  233. imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_EIM_A20__GPIO2_14,
  234. NO_PAD_CTRL));
  235. gpio_direction_output(IMX_GPIO_NR(2, 14), 0);
  236. udelay(500);
  237. gpio_set_value(IMX_GPIO_NR(2, 14), 1);
  238. }
  239. #ifdef CONFIG_FSL_ESDHC
  240. int board_mmc_getcd(struct mmc *mmc)
  241. {
  242. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  243. int ret;
  244. imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_GPIO1_0__GPIO1_0,
  245. NO_PAD_CTRL));
  246. gpio_direction_input(IMX_GPIO_NR(1, 0));
  247. imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_GPIO1_6__GPIO1_6,
  248. NO_PAD_CTRL));
  249. gpio_direction_input(IMX_GPIO_NR(1, 6));
  250. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  251. ret = !gpio_get_value(IMX_GPIO_NR(1, 0));
  252. else
  253. ret = !gpio_get_value(IMX_GPIO_NR(1, 6));
  254. return ret;
  255. }
  256. int board_mmc_init(bd_t *bis)
  257. {
  258. static const iomux_v3_cfg_t sd1_pads[] = {
  259. NEW_PAD_CTRL(MX51_PAD_SD1_CMD__SD1_CMD, PAD_CTL_DSE_MAX |
  260. PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
  261. NEW_PAD_CTRL(MX51_PAD_SD1_CLK__SD1_CLK, PAD_CTL_DSE_MAX |
  262. PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
  263. NEW_PAD_CTRL(MX51_PAD_SD1_DATA0__SD1_DATA0, PAD_CTL_DSE_MAX |
  264. PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
  265. NEW_PAD_CTRL(MX51_PAD_SD1_DATA1__SD1_DATA1, PAD_CTL_DSE_MAX |
  266. PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
  267. NEW_PAD_CTRL(MX51_PAD_SD1_DATA2__SD1_DATA2, PAD_CTL_DSE_MAX |
  268. PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
  269. NEW_PAD_CTRL(MX51_PAD_SD1_DATA3__SD1_DATA3, PAD_CTL_DSE_MAX |
  270. PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_SRE_FAST),
  271. NEW_PAD_CTRL(MX51_PAD_GPIO1_0__SD1_CD, PAD_CTL_HYS),
  272. NEW_PAD_CTRL(MX51_PAD_GPIO1_1__SD1_WP, PAD_CTL_HYS),
  273. };
  274. static const iomux_v3_cfg_t sd2_pads[] = {
  275. NEW_PAD_CTRL(MX51_PAD_SD2_CMD__SD2_CMD,
  276. PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
  277. NEW_PAD_CTRL(MX51_PAD_SD2_CLK__SD2_CLK,
  278. PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
  279. NEW_PAD_CTRL(MX51_PAD_SD2_DATA0__SD2_DATA0,
  280. PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
  281. NEW_PAD_CTRL(MX51_PAD_SD2_DATA1__SD2_DATA1,
  282. PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
  283. NEW_PAD_CTRL(MX51_PAD_SD2_DATA2__SD2_DATA2,
  284. PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
  285. NEW_PAD_CTRL(MX51_PAD_SD2_DATA3__SD2_DATA3,
  286. PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
  287. NEW_PAD_CTRL(MX51_PAD_GPIO1_6__GPIO1_6, PAD_CTL_HYS),
  288. NEW_PAD_CTRL(MX51_PAD_GPIO1_5__GPIO1_5, PAD_CTL_HYS),
  289. };
  290. u32 index;
  291. s32 status = 0;
  292. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  293. esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  294. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
  295. index++) {
  296. switch (index) {
  297. case 0:
  298. imx_iomux_v3_setup_multiple_pads(sd1_pads,
  299. ARRAY_SIZE(sd1_pads));
  300. break;
  301. case 1:
  302. imx_iomux_v3_setup_multiple_pads(sd2_pads,
  303. ARRAY_SIZE(sd2_pads));
  304. break;
  305. default:
  306. printf("Warning: you configured more ESDHC controller"
  307. "(%d) as supported by the board(2)\n",
  308. CONFIG_SYS_FSL_ESDHC_NUM);
  309. return status;
  310. }
  311. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  312. }
  313. return status;
  314. }
  315. #endif
  316. int board_early_init_f(void)
  317. {
  318. setup_iomux_uart();
  319. setup_iomux_fec();
  320. #ifdef CONFIG_USB_EHCI_MX5
  321. setup_usb_h1();
  322. #endif
  323. setup_iomux_lcd();
  324. return 0;
  325. }
  326. int board_init(void)
  327. {
  328. /* address of boot parameters */
  329. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  330. return 0;
  331. }
  332. #ifdef CONFIG_BOARD_LATE_INIT
  333. int board_late_init(void)
  334. {
  335. #ifdef CONFIG_MXC_SPI
  336. setup_iomux_spi();
  337. power_init();
  338. #endif
  339. return 0;
  340. }
  341. #endif
  342. /*
  343. * Do not overwrite the console
  344. * Use always serial for U-Boot console
  345. */
  346. int overwrite_console(void)
  347. {
  348. return 1;
  349. }
  350. int checkboard(void)
  351. {
  352. puts("Board: MX51EVK\n");
  353. return 0;
  354. }