nitrogen6x.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887
  1. /*
  2. * Copyright (C) 2010-2013 Freescale Semiconductor, Inc.
  3. * Copyright (C) 2013, Boundary Devices <info@boundarydevices.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/imx-regs.h>
  27. #include <asm/arch/iomux.h>
  28. #include <asm/arch/sys_proto.h>
  29. #include <malloc.h>
  30. #include <asm/arch/mx6-pins.h>
  31. #include <asm/errno.h>
  32. #include <asm/gpio.h>
  33. #include <asm/imx-common/iomux-v3.h>
  34. #include <asm/imx-common/mxc_i2c.h>
  35. #include <asm/imx-common/boot_mode.h>
  36. #include <mmc.h>
  37. #include <fsl_esdhc.h>
  38. #include <micrel.h>
  39. #include <miiphy.h>
  40. #include <netdev.h>
  41. #include <linux/fb.h>
  42. #include <ipu_pixfmt.h>
  43. #include <asm/arch/crm_regs.h>
  44. #include <asm/arch/mxc_hdmi.h>
  45. #include <i2c.h>
  46. DECLARE_GLOBAL_DATA_PTR;
  47. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  48. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  49. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  50. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
  51. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  52. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  53. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  54. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  55. #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
  56. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
  57. #define BUTTON_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  58. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  59. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  60. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  61. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  62. #define WEAK_PULLUP (PAD_CTL_PUS_100K_UP | \
  63. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  64. PAD_CTL_SRE_SLOW)
  65. #define WEAK_PULLDOWN (PAD_CTL_PUS_100K_DOWN | \
  66. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  67. PAD_CTL_HYS | PAD_CTL_SRE_SLOW)
  68. #define OUTPUT_40OHM (PAD_CTL_SPEED_MED|PAD_CTL_DSE_40ohm)
  69. int dram_init(void)
  70. {
  71. gd->ram_size = ((ulong)CONFIG_DDR_MB * 1024 * 1024);
  72. return 0;
  73. }
  74. iomux_v3_cfg_t const uart1_pads[] = {
  75. MX6_PAD_SD3_DAT6__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  76. MX6_PAD_SD3_DAT7__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  77. };
  78. iomux_v3_cfg_t const uart2_pads[] = {
  79. MX6_PAD_EIM_D26__UART2_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  80. MX6_PAD_EIM_D27__UART2_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  81. };
  82. #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
  83. /* I2C1, SGTL5000 */
  84. struct i2c_pads_info i2c_pad_info0 = {
  85. .scl = {
  86. .i2c_mode = MX6_PAD_EIM_D21__I2C1_SCL | PC,
  87. .gpio_mode = MX6_PAD_EIM_D21__GPIO_3_21 | PC,
  88. .gp = IMX_GPIO_NR(3, 21)
  89. },
  90. .sda = {
  91. .i2c_mode = MX6_PAD_EIM_D28__I2C1_SDA | PC,
  92. .gpio_mode = MX6_PAD_EIM_D28__GPIO_3_28 | PC,
  93. .gp = IMX_GPIO_NR(3, 28)
  94. }
  95. };
  96. /* I2C2 Camera, MIPI */
  97. struct i2c_pads_info i2c_pad_info1 = {
  98. .scl = {
  99. .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | PC,
  100. .gpio_mode = MX6_PAD_KEY_COL3__GPIO_4_12 | PC,
  101. .gp = IMX_GPIO_NR(4, 12)
  102. },
  103. .sda = {
  104. .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | PC,
  105. .gpio_mode = MX6_PAD_KEY_ROW3__GPIO_4_13 | PC,
  106. .gp = IMX_GPIO_NR(4, 13)
  107. }
  108. };
  109. /* I2C3, J15 - RGB connector */
  110. struct i2c_pads_info i2c_pad_info2 = {
  111. .scl = {
  112. .i2c_mode = MX6_PAD_GPIO_5__I2C3_SCL | PC,
  113. .gpio_mode = MX6_PAD_GPIO_5__GPIO_1_5 | PC,
  114. .gp = IMX_GPIO_NR(1, 5)
  115. },
  116. .sda = {
  117. .i2c_mode = MX6_PAD_GPIO_16__I2C3_SDA | PC,
  118. .gpio_mode = MX6_PAD_GPIO_16__GPIO_7_11 | PC,
  119. .gp = IMX_GPIO_NR(7, 11)
  120. }
  121. };
  122. iomux_v3_cfg_t const usdhc3_pads[] = {
  123. MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  124. MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  125. MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  126. MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  127. MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  128. MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  129. MX6_PAD_SD3_DAT5__GPIO_7_0 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  130. };
  131. iomux_v3_cfg_t const usdhc4_pads[] = {
  132. MX6_PAD_SD4_CLK__USDHC4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  133. MX6_PAD_SD4_CMD__USDHC4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  134. MX6_PAD_SD4_DAT0__USDHC4_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  135. MX6_PAD_SD4_DAT1__USDHC4_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  136. MX6_PAD_SD4_DAT2__USDHC4_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  137. MX6_PAD_SD4_DAT3__USDHC4_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  138. MX6_PAD_NANDF_D6__GPIO_2_6 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  139. };
  140. iomux_v3_cfg_t const enet_pads1[] = {
  141. MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  142. MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  143. MX6_PAD_RGMII_TXC__ENET_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  144. MX6_PAD_RGMII_TD0__ENET_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  145. MX6_PAD_RGMII_TD1__ENET_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  146. MX6_PAD_RGMII_TD2__ENET_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  147. MX6_PAD_RGMII_TD3__ENET_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  148. MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  149. MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  150. /* pin 35 - 1 (PHY_AD2) on reset */
  151. MX6_PAD_RGMII_RXC__GPIO_6_30 | MUX_PAD_CTRL(NO_PAD_CTRL),
  152. /* pin 32 - 1 - (MODE0) all */
  153. MX6_PAD_RGMII_RD0__GPIO_6_25 | MUX_PAD_CTRL(NO_PAD_CTRL),
  154. /* pin 31 - 1 - (MODE1) all */
  155. MX6_PAD_RGMII_RD1__GPIO_6_27 | MUX_PAD_CTRL(NO_PAD_CTRL),
  156. /* pin 28 - 1 - (MODE2) all */
  157. MX6_PAD_RGMII_RD2__GPIO_6_28 | MUX_PAD_CTRL(NO_PAD_CTRL),
  158. /* pin 27 - 1 - (MODE3) all */
  159. MX6_PAD_RGMII_RD3__GPIO_6_29 | MUX_PAD_CTRL(NO_PAD_CTRL),
  160. /* pin 33 - 1 - (CLK125_EN) 125Mhz clockout enabled */
  161. MX6_PAD_RGMII_RX_CTL__GPIO_6_24 | MUX_PAD_CTRL(NO_PAD_CTRL),
  162. /* pin 42 PHY nRST */
  163. MX6_PAD_EIM_D23__GPIO_3_23 | MUX_PAD_CTRL(NO_PAD_CTRL),
  164. MX6_PAD_ENET_RXD0__GPIO_1_27 | MUX_PAD_CTRL(NO_PAD_CTRL),
  165. };
  166. iomux_v3_cfg_t const enet_pads2[] = {
  167. MX6_PAD_RGMII_RXC__ENET_RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  168. MX6_PAD_RGMII_RD0__ENET_RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  169. MX6_PAD_RGMII_RD1__ENET_RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  170. MX6_PAD_RGMII_RD2__ENET_RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  171. MX6_PAD_RGMII_RD3__ENET_RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  172. MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  173. };
  174. /* wl1271 pads on nitrogen6x */
  175. iomux_v3_cfg_t const wl12xx_pads[] = {
  176. (MX6_PAD_NANDF_CS1__GPIO_6_14 & ~MUX_PAD_CTRL_MASK)
  177. | MUX_PAD_CTRL(WEAK_PULLDOWN),
  178. (MX6_PAD_NANDF_CS2__GPIO_6_15 & ~MUX_PAD_CTRL_MASK)
  179. | MUX_PAD_CTRL(OUTPUT_40OHM),
  180. (MX6_PAD_NANDF_CS3__GPIO_6_16 & ~MUX_PAD_CTRL_MASK)
  181. | MUX_PAD_CTRL(OUTPUT_40OHM),
  182. };
  183. #define WL12XX_WL_IRQ_GP IMX_GPIO_NR(6, 14)
  184. #define WL12XX_WL_ENABLE_GP IMX_GPIO_NR(6, 15)
  185. #define WL12XX_BT_ENABLE_GP IMX_GPIO_NR(6, 16)
  186. /* Button assignments for J14 */
  187. static iomux_v3_cfg_t const button_pads[] = {
  188. /* Menu */
  189. MX6_PAD_NANDF_D1__GPIO_2_1 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  190. /* Back */
  191. MX6_PAD_NANDF_D2__GPIO_2_2 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  192. /* Labelled Search (mapped to Power under Android) */
  193. MX6_PAD_NANDF_D3__GPIO_2_3 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  194. /* Home */
  195. MX6_PAD_NANDF_D4__GPIO_2_4 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  196. /* Volume Down */
  197. MX6_PAD_GPIO_19__GPIO_4_5 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  198. /* Volume Up */
  199. MX6_PAD_GPIO_18__GPIO_7_13 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  200. };
  201. static void setup_iomux_enet(void)
  202. {
  203. gpio_direction_output(IMX_GPIO_NR(3, 23), 0); /* SABRE Lite PHY rst */
  204. gpio_direction_output(IMX_GPIO_NR(1, 27), 0); /* Nitrogen6X PHY rst */
  205. gpio_direction_output(IMX_GPIO_NR(6, 30), 1);
  206. gpio_direction_output(IMX_GPIO_NR(6, 25), 1);
  207. gpio_direction_output(IMX_GPIO_NR(6, 27), 1);
  208. gpio_direction_output(IMX_GPIO_NR(6, 28), 1);
  209. gpio_direction_output(IMX_GPIO_NR(6, 29), 1);
  210. imx_iomux_v3_setup_multiple_pads(enet_pads1, ARRAY_SIZE(enet_pads1));
  211. gpio_direction_output(IMX_GPIO_NR(6, 24), 1);
  212. /* Need delay 10ms according to KSZ9021 spec */
  213. udelay(1000 * 10);
  214. gpio_set_value(IMX_GPIO_NR(3, 23), 1); /* SABRE Lite PHY reset */
  215. gpio_set_value(IMX_GPIO_NR(1, 27), 1); /* Nitrogen6X PHY reset */
  216. imx_iomux_v3_setup_multiple_pads(enet_pads2, ARRAY_SIZE(enet_pads2));
  217. }
  218. iomux_v3_cfg_t const usb_pads[] = {
  219. MX6_PAD_GPIO_17__GPIO_7_12 | MUX_PAD_CTRL(NO_PAD_CTRL),
  220. };
  221. static void setup_iomux_uart(void)
  222. {
  223. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  224. imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
  225. }
  226. #ifdef CONFIG_USB_EHCI_MX6
  227. int board_ehci_hcd_init(int port)
  228. {
  229. imx_iomux_v3_setup_multiple_pads(usb_pads, ARRAY_SIZE(usb_pads));
  230. /* Reset USB hub */
  231. gpio_direction_output(IMX_GPIO_NR(7, 12), 0);
  232. mdelay(2);
  233. gpio_set_value(IMX_GPIO_NR(7, 12), 1);
  234. return 0;
  235. }
  236. #endif
  237. #ifdef CONFIG_FSL_ESDHC
  238. struct fsl_esdhc_cfg usdhc_cfg[2] = {
  239. {USDHC3_BASE_ADDR},
  240. {USDHC4_BASE_ADDR},
  241. };
  242. int board_mmc_getcd(struct mmc *mmc)
  243. {
  244. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  245. int ret;
  246. if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
  247. gpio_direction_input(IMX_GPIO_NR(7, 0));
  248. ret = !gpio_get_value(IMX_GPIO_NR(7, 0));
  249. } else {
  250. gpio_direction_input(IMX_GPIO_NR(2, 6));
  251. ret = !gpio_get_value(IMX_GPIO_NR(2, 6));
  252. }
  253. return ret;
  254. }
  255. int board_mmc_init(bd_t *bis)
  256. {
  257. s32 status = 0;
  258. u32 index = 0;
  259. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  260. usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
  261. usdhc_cfg[0].max_bus_width = 4;
  262. usdhc_cfg[1].max_bus_width = 4;
  263. for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
  264. switch (index) {
  265. case 0:
  266. imx_iomux_v3_setup_multiple_pads(
  267. usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  268. break;
  269. case 1:
  270. imx_iomux_v3_setup_multiple_pads(
  271. usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
  272. break;
  273. default:
  274. printf("Warning: you configured more USDHC controllers"
  275. "(%d) then supported by the board (%d)\n",
  276. index + 1, CONFIG_SYS_FSL_USDHC_NUM);
  277. return status;
  278. }
  279. status |= fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
  280. }
  281. return status;
  282. }
  283. #endif
  284. #ifdef CONFIG_MXC_SPI
  285. iomux_v3_cfg_t const ecspi1_pads[] = {
  286. /* SS1 */
  287. MX6_PAD_EIM_D19__GPIO_3_19 | MUX_PAD_CTRL(SPI_PAD_CTRL),
  288. MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
  289. MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
  290. MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
  291. };
  292. void setup_spi(void)
  293. {
  294. gpio_direction_output(CONFIG_SF_DEFAULT_CS, 1);
  295. imx_iomux_v3_setup_multiple_pads(ecspi1_pads,
  296. ARRAY_SIZE(ecspi1_pads));
  297. }
  298. #endif
  299. int board_phy_config(struct phy_device *phydev)
  300. {
  301. /* min rx data delay */
  302. ksz9021_phy_extended_write(phydev,
  303. MII_KSZ9021_EXT_RGMII_RX_DATA_SKEW, 0x0);
  304. /* min tx data delay */
  305. ksz9021_phy_extended_write(phydev,
  306. MII_KSZ9021_EXT_RGMII_TX_DATA_SKEW, 0x0);
  307. /* max rx/tx clock delay, min rx/tx control */
  308. ksz9021_phy_extended_write(phydev,
  309. MII_KSZ9021_EXT_RGMII_CLOCK_SKEW, 0xf0f0);
  310. if (phydev->drv->config)
  311. phydev->drv->config(phydev);
  312. return 0;
  313. }
  314. int board_eth_init(bd_t *bis)
  315. {
  316. uint32_t base = IMX_FEC_BASE;
  317. struct mii_dev *bus = NULL;
  318. struct phy_device *phydev = NULL;
  319. int ret;
  320. setup_iomux_enet();
  321. #ifdef CONFIG_FEC_MXC
  322. bus = fec_get_miibus(base, -1);
  323. if (!bus)
  324. return 0;
  325. /* scan phy 4,5,6,7 */
  326. phydev = phy_find_by_mask(bus, (0xf << 4), PHY_INTERFACE_MODE_RGMII);
  327. if (!phydev) {
  328. free(bus);
  329. return 0;
  330. }
  331. printf("using phy at %d\n", phydev->addr);
  332. ret = fec_probe(bis, -1, base, bus, phydev);
  333. if (ret) {
  334. printf("FEC MXC: %s:failed\n", __func__);
  335. free(phydev);
  336. free(bus);
  337. }
  338. #endif
  339. return 0;
  340. }
  341. static void setup_buttons(void)
  342. {
  343. imx_iomux_v3_setup_multiple_pads(button_pads,
  344. ARRAY_SIZE(button_pads));
  345. }
  346. #ifdef CONFIG_CMD_SATA
  347. int setup_sata(void)
  348. {
  349. struct iomuxc_base_regs *const iomuxc_regs
  350. = (struct iomuxc_base_regs *) IOMUXC_BASE_ADDR;
  351. int ret = enable_sata_clock();
  352. if (ret)
  353. return ret;
  354. clrsetbits_le32(&iomuxc_regs->gpr[13],
  355. IOMUXC_GPR13_SATA_MASK,
  356. IOMUXC_GPR13_SATA_PHY_8_RXEQ_3P0DB
  357. |IOMUXC_GPR13_SATA_PHY_7_SATA2M
  358. |IOMUXC_GPR13_SATA_SPEED_3G
  359. |(3<<IOMUXC_GPR13_SATA_PHY_6_SHIFT)
  360. |IOMUXC_GPR13_SATA_SATA_PHY_5_SS_DISABLED
  361. |IOMUXC_GPR13_SATA_SATA_PHY_4_ATTEN_9_16
  362. |IOMUXC_GPR13_SATA_PHY_3_TXBOOST_0P00_DB
  363. |IOMUXC_GPR13_SATA_PHY_2_TX_1P104V
  364. |IOMUXC_GPR13_SATA_PHY_1_SLOW);
  365. return 0;
  366. }
  367. #endif
  368. #if defined(CONFIG_VIDEO_IPUV3)
  369. static iomux_v3_cfg_t const backlight_pads[] = {
  370. /* Backlight on RGB connector: J15 */
  371. MX6_PAD_SD1_DAT3__GPIO_1_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
  372. #define RGB_BACKLIGHT_GP IMX_GPIO_NR(1, 21)
  373. /* Backlight on LVDS connector: J6 */
  374. MX6_PAD_SD1_CMD__GPIO_1_18 | MUX_PAD_CTRL(NO_PAD_CTRL),
  375. #define LVDS_BACKLIGHT_GP IMX_GPIO_NR(1, 18)
  376. };
  377. static iomux_v3_cfg_t const rgb_pads[] = {
  378. MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK,
  379. MX6_PAD_DI0_PIN15__IPU1_DI0_PIN15,
  380. MX6_PAD_DI0_PIN2__IPU1_DI0_PIN2,
  381. MX6_PAD_DI0_PIN3__IPU1_DI0_PIN3,
  382. MX6_PAD_DI0_PIN4__GPIO_4_20,
  383. MX6_PAD_DISP0_DAT0__IPU1_DISP0_DAT_0,
  384. MX6_PAD_DISP0_DAT1__IPU1_DISP0_DAT_1,
  385. MX6_PAD_DISP0_DAT2__IPU1_DISP0_DAT_2,
  386. MX6_PAD_DISP0_DAT3__IPU1_DISP0_DAT_3,
  387. MX6_PAD_DISP0_DAT4__IPU1_DISP0_DAT_4,
  388. MX6_PAD_DISP0_DAT5__IPU1_DISP0_DAT_5,
  389. MX6_PAD_DISP0_DAT6__IPU1_DISP0_DAT_6,
  390. MX6_PAD_DISP0_DAT7__IPU1_DISP0_DAT_7,
  391. MX6_PAD_DISP0_DAT8__IPU1_DISP0_DAT_8,
  392. MX6_PAD_DISP0_DAT9__IPU1_DISP0_DAT_9,
  393. MX6_PAD_DISP0_DAT10__IPU1_DISP0_DAT_10,
  394. MX6_PAD_DISP0_DAT11__IPU1_DISP0_DAT_11,
  395. MX6_PAD_DISP0_DAT12__IPU1_DISP0_DAT_12,
  396. MX6_PAD_DISP0_DAT13__IPU1_DISP0_DAT_13,
  397. MX6_PAD_DISP0_DAT14__IPU1_DISP0_DAT_14,
  398. MX6_PAD_DISP0_DAT15__IPU1_DISP0_DAT_15,
  399. MX6_PAD_DISP0_DAT16__IPU1_DISP0_DAT_16,
  400. MX6_PAD_DISP0_DAT17__IPU1_DISP0_DAT_17,
  401. MX6_PAD_DISP0_DAT18__IPU1_DISP0_DAT_18,
  402. MX6_PAD_DISP0_DAT19__IPU1_DISP0_DAT_19,
  403. MX6_PAD_DISP0_DAT20__IPU1_DISP0_DAT_20,
  404. MX6_PAD_DISP0_DAT21__IPU1_DISP0_DAT_21,
  405. MX6_PAD_DISP0_DAT22__IPU1_DISP0_DAT_22,
  406. MX6_PAD_DISP0_DAT23__IPU1_DISP0_DAT_23,
  407. };
  408. struct display_info_t {
  409. int bus;
  410. int addr;
  411. int pixfmt;
  412. int (*detect)(struct display_info_t const *dev);
  413. void (*enable)(struct display_info_t const *dev);
  414. struct fb_videomode mode;
  415. };
  416. static int detect_hdmi(struct display_info_t const *dev)
  417. {
  418. struct hdmi_regs *hdmi = (struct hdmi_regs *)HDMI_ARB_BASE_ADDR;
  419. return readb(&hdmi->phy_stat0) & HDMI_PHY_HPD;
  420. }
  421. static void enable_hdmi(struct display_info_t const *dev)
  422. {
  423. struct hdmi_regs *hdmi = (struct hdmi_regs *)HDMI_ARB_BASE_ADDR;
  424. u8 reg;
  425. printf("%s: setup HDMI monitor\n", __func__);
  426. reg = readb(&hdmi->phy_conf0);
  427. reg |= HDMI_PHY_CONF0_PDZ_MASK;
  428. writeb(reg, &hdmi->phy_conf0);
  429. udelay(3000);
  430. reg |= HDMI_PHY_CONF0_ENTMDS_MASK;
  431. writeb(reg, &hdmi->phy_conf0);
  432. udelay(3000);
  433. reg |= HDMI_PHY_CONF0_GEN2_TXPWRON_MASK;
  434. writeb(reg, &hdmi->phy_conf0);
  435. writeb(HDMI_MC_PHYRSTZ_ASSERT, &hdmi->mc_phyrstz);
  436. }
  437. static int detect_i2c(struct display_info_t const *dev)
  438. {
  439. return ((0 == i2c_set_bus_num(dev->bus))
  440. &&
  441. (0 == i2c_probe(dev->addr)));
  442. }
  443. static void enable_lvds(struct display_info_t const *dev)
  444. {
  445. struct iomuxc *iomux = (struct iomuxc *)
  446. IOMUXC_BASE_ADDR;
  447. u32 reg = readl(&iomux->gpr[2]);
  448. reg |= IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT;
  449. writel(reg, &iomux->gpr[2]);
  450. gpio_direction_output(LVDS_BACKLIGHT_GP, 1);
  451. }
  452. static void enable_rgb(struct display_info_t const *dev)
  453. {
  454. imx_iomux_v3_setup_multiple_pads(
  455. rgb_pads,
  456. ARRAY_SIZE(rgb_pads));
  457. gpio_direction_output(RGB_BACKLIGHT_GP, 1);
  458. }
  459. static struct display_info_t const displays[] = {{
  460. .bus = -1,
  461. .addr = 0,
  462. .pixfmt = IPU_PIX_FMT_RGB24,
  463. .detect = detect_hdmi,
  464. .enable = enable_hdmi,
  465. .mode = {
  466. .name = "HDMI",
  467. .refresh = 60,
  468. .xres = 1024,
  469. .yres = 768,
  470. .pixclock = 15385,
  471. .left_margin = 220,
  472. .right_margin = 40,
  473. .upper_margin = 21,
  474. .lower_margin = 7,
  475. .hsync_len = 60,
  476. .vsync_len = 10,
  477. .sync = FB_SYNC_EXT,
  478. .vmode = FB_VMODE_NONINTERLACED
  479. } }, {
  480. .bus = 2,
  481. .addr = 0x4,
  482. .pixfmt = IPU_PIX_FMT_LVDS666,
  483. .detect = detect_i2c,
  484. .enable = enable_lvds,
  485. .mode = {
  486. .name = "Hannstar-XGA",
  487. .refresh = 60,
  488. .xres = 1024,
  489. .yres = 768,
  490. .pixclock = 15385,
  491. .left_margin = 220,
  492. .right_margin = 40,
  493. .upper_margin = 21,
  494. .lower_margin = 7,
  495. .hsync_len = 60,
  496. .vsync_len = 10,
  497. .sync = FB_SYNC_EXT,
  498. .vmode = FB_VMODE_NONINTERLACED
  499. } }, {
  500. .bus = 2,
  501. .addr = 0x38,
  502. .pixfmt = IPU_PIX_FMT_LVDS666,
  503. .detect = detect_i2c,
  504. .enable = enable_lvds,
  505. .mode = {
  506. .name = "wsvga-lvds",
  507. .refresh = 60,
  508. .xres = 1024,
  509. .yres = 600,
  510. .pixclock = 15385,
  511. .left_margin = 220,
  512. .right_margin = 40,
  513. .upper_margin = 21,
  514. .lower_margin = 7,
  515. .hsync_len = 60,
  516. .vsync_len = 10,
  517. .sync = FB_SYNC_EXT,
  518. .vmode = FB_VMODE_NONINTERLACED
  519. } }, {
  520. .bus = 2,
  521. .addr = 0x48,
  522. .pixfmt = IPU_PIX_FMT_RGB666,
  523. .detect = detect_i2c,
  524. .enable = enable_rgb,
  525. .mode = {
  526. .name = "wvga-rgb",
  527. .refresh = 57,
  528. .xres = 800,
  529. .yres = 480,
  530. .pixclock = 37037,
  531. .left_margin = 40,
  532. .right_margin = 60,
  533. .upper_margin = 10,
  534. .lower_margin = 10,
  535. .hsync_len = 20,
  536. .vsync_len = 10,
  537. .sync = 0,
  538. .vmode = FB_VMODE_NONINTERLACED
  539. } } };
  540. int board_video_skip(void)
  541. {
  542. int i;
  543. int ret;
  544. char const *panel = getenv("panel");
  545. if (!panel) {
  546. for (i = 0; i < ARRAY_SIZE(displays); i++) {
  547. struct display_info_t const *dev = displays+i;
  548. if (dev->detect(dev)) {
  549. panel = dev->mode.name;
  550. printf("auto-detected panel %s\n", panel);
  551. break;
  552. }
  553. }
  554. if (!panel) {
  555. panel = displays[0].mode.name;
  556. printf("No panel detected: default to %s\n", panel);
  557. }
  558. } else {
  559. for (i = 0; i < ARRAY_SIZE(displays); i++) {
  560. if (!strcmp(panel, displays[i].mode.name))
  561. break;
  562. }
  563. }
  564. if (i < ARRAY_SIZE(displays)) {
  565. ret = ipuv3_fb_init(&displays[i].mode, 0,
  566. displays[i].pixfmt);
  567. if (!ret) {
  568. displays[i].enable(displays+i);
  569. printf("Display: %s (%ux%u)\n",
  570. displays[i].mode.name,
  571. displays[i].mode.xres,
  572. displays[i].mode.yres);
  573. } else
  574. printf("LCD %s cannot be configured: %d\n",
  575. displays[i].mode.name, ret);
  576. } else {
  577. printf("unsupported panel %s\n", panel);
  578. ret = -EINVAL;
  579. }
  580. return (0 != ret);
  581. }
  582. static void setup_display(void)
  583. {
  584. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  585. struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
  586. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  587. struct hdmi_regs *hdmi = (struct hdmi_regs *)HDMI_ARB_BASE_ADDR;
  588. int reg;
  589. /* Turn on LDB0,IPU,IPU DI0 clocks */
  590. reg = __raw_readl(&mxc_ccm->CCGR3);
  591. reg |= MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET
  592. |MXC_CCM_CCGR3_LDB_DI0_MASK;
  593. writel(reg, &mxc_ccm->CCGR3);
  594. /* Turn on HDMI PHY clock */
  595. reg = __raw_readl(&mxc_ccm->CCGR2);
  596. reg |= MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_MASK
  597. |MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_MASK;
  598. writel(reg, &mxc_ccm->CCGR2);
  599. /* clear HDMI PHY reset */
  600. writeb(HDMI_MC_PHYRSTZ_DEASSERT, &hdmi->mc_phyrstz);
  601. /* set PFD1_FRAC to 0x13 == 455 MHz (480*18)/0x13 */
  602. writel(ANATOP_PFD_480_PFD1_FRAC_MASK, &anatop->pfd_480_clr);
  603. writel(0x13<<ANATOP_PFD_480_PFD1_FRAC_SHIFT, &anatop->pfd_480_set);
  604. /* set LDB0, LDB1 clk select to 011/011 */
  605. reg = readl(&mxc_ccm->cs2cdr);
  606. reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
  607. |MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
  608. reg |= (3<<MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
  609. |(3<<MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
  610. writel(reg, &mxc_ccm->cs2cdr);
  611. reg = readl(&mxc_ccm->cscmr2);
  612. reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV;
  613. writel(reg, &mxc_ccm->cscmr2);
  614. reg = readl(&mxc_ccm->chsccdr);
  615. reg &= ~(MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK
  616. |MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK
  617. |MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK);
  618. reg |= (CHSCCDR_CLK_SEL_LDB_DI0
  619. <<MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET)
  620. |(CHSCCDR_PODF_DIVIDE_BY_3
  621. <<MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET)
  622. |(CHSCCDR_IPU_PRE_CLK_540M_PFD
  623. <<MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET);
  624. writel(reg, &mxc_ccm->chsccdr);
  625. reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
  626. |IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH
  627. |IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
  628. |IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
  629. |IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
  630. |IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
  631. |IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
  632. |IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
  633. |IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
  634. writel(reg, &iomux->gpr[2]);
  635. reg = readl(&iomux->gpr[3]);
  636. reg = (reg & ~IOMUXC_GPR3_LVDS0_MUX_CTL_MASK)
  637. | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
  638. <<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
  639. writel(reg, &iomux->gpr[3]);
  640. /* backlights off until needed */
  641. imx_iomux_v3_setup_multiple_pads(backlight_pads,
  642. ARRAY_SIZE(backlight_pads));
  643. gpio_direction_input(LVDS_BACKLIGHT_GP);
  644. gpio_direction_input(RGB_BACKLIGHT_GP);
  645. }
  646. #endif
  647. int board_early_init_f(void)
  648. {
  649. setup_iomux_uart();
  650. /* Disable wl1271 For Nitrogen6w */
  651. gpio_direction_input(WL12XX_WL_IRQ_GP);
  652. gpio_direction_output(WL12XX_WL_ENABLE_GP, 0);
  653. gpio_direction_output(WL12XX_BT_ENABLE_GP, 0);
  654. imx_iomux_v3_setup_multiple_pads(wl12xx_pads, ARRAY_SIZE(wl12xx_pads));
  655. setup_buttons();
  656. #if defined(CONFIG_VIDEO_IPUV3)
  657. setup_display();
  658. #endif
  659. return 0;
  660. }
  661. /*
  662. * Do not overwrite the console
  663. * Use always serial for U-Boot console
  664. */
  665. int overwrite_console(void)
  666. {
  667. return 1;
  668. }
  669. int board_init(void)
  670. {
  671. /* address of boot parameters */
  672. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  673. #ifdef CONFIG_MXC_SPI
  674. setup_spi();
  675. #endif
  676. setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0);
  677. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
  678. setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
  679. #ifdef CONFIG_CMD_SATA
  680. setup_sata();
  681. #endif
  682. return 0;
  683. }
  684. int checkboard(void)
  685. {
  686. if (gpio_get_value(WL12XX_WL_IRQ_GP))
  687. puts("Board: Nitrogen6X\n");
  688. else
  689. puts("Board: SABRE Lite\n");
  690. return 0;
  691. }
  692. struct button_key {
  693. char const *name;
  694. unsigned gpnum;
  695. char ident;
  696. };
  697. static struct button_key const buttons[] = {
  698. {"back", IMX_GPIO_NR(2, 2), 'B'},
  699. {"home", IMX_GPIO_NR(2, 4), 'H'},
  700. {"menu", IMX_GPIO_NR(2, 1), 'M'},
  701. {"search", IMX_GPIO_NR(2, 3), 'S'},
  702. {"volup", IMX_GPIO_NR(7, 13), 'V'},
  703. {"voldown", IMX_GPIO_NR(4, 5), 'v'},
  704. };
  705. /*
  706. * generate a null-terminated string containing the buttons pressed
  707. * returns number of keys pressed
  708. */
  709. static int read_keys(char *buf)
  710. {
  711. int i, numpressed = 0;
  712. for (i = 0; i < ARRAY_SIZE(buttons); i++) {
  713. if (!gpio_get_value(buttons[i].gpnum))
  714. buf[numpressed++] = buttons[i].ident;
  715. }
  716. buf[numpressed] = '\0';
  717. return numpressed;
  718. }
  719. static int do_kbd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  720. {
  721. char envvalue[ARRAY_SIZE(buttons)+1];
  722. int numpressed = read_keys(envvalue);
  723. setenv("keybd", envvalue);
  724. return numpressed == 0;
  725. }
  726. U_BOOT_CMD(
  727. kbd, 1, 1, do_kbd,
  728. "Tests for keypresses, sets 'keybd' environment variable",
  729. "Returns 0 (true) to shell if key is pressed."
  730. );
  731. #ifdef CONFIG_PREBOOT
  732. static char const kbd_magic_prefix[] = "key_magic";
  733. static char const kbd_command_prefix[] = "key_cmd";
  734. static void preboot_keys(void)
  735. {
  736. int numpressed;
  737. char keypress[ARRAY_SIZE(buttons)+1];
  738. numpressed = read_keys(keypress);
  739. if (numpressed) {
  740. char *kbd_magic_keys = getenv("magic_keys");
  741. char *suffix;
  742. /*
  743. * loop over all magic keys
  744. */
  745. for (suffix = kbd_magic_keys; *suffix; ++suffix) {
  746. char *keys;
  747. char magic[sizeof(kbd_magic_prefix) + 1];
  748. sprintf(magic, "%s%c", kbd_magic_prefix, *suffix);
  749. keys = getenv(magic);
  750. if (keys) {
  751. if (!strcmp(keys, keypress))
  752. break;
  753. }
  754. }
  755. if (*suffix) {
  756. char cmd_name[sizeof(kbd_command_prefix) + 1];
  757. char *cmd;
  758. sprintf(cmd_name, "%s%c", kbd_command_prefix, *suffix);
  759. cmd = getenv(cmd_name);
  760. if (cmd) {
  761. setenv("preboot", cmd);
  762. return;
  763. }
  764. }
  765. }
  766. }
  767. #endif
  768. #ifdef CONFIG_CMD_BMODE
  769. static const struct boot_mode board_boot_modes[] = {
  770. /* 4 bit bus width */
  771. {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
  772. {"mmc1", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
  773. {NULL, 0},
  774. };
  775. #endif
  776. int misc_init_r(void)
  777. {
  778. #ifdef CONFIG_PREBOOT
  779. preboot_keys();
  780. #endif
  781. #ifdef CONFIG_CMD_BMODE
  782. add_board_boot_modes(board_boot_modes);
  783. #endif
  784. return 0;
  785. }