mxs.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /*
  2. * Freescale i.MX23/i.MX28 common code
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * Based on code from LTIB:
  8. * Copyright (C) 2010 Freescale Semiconductor, Inc.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <asm/errno.h>
  30. #include <asm/io.h>
  31. #include <asm/arch/clock.h>
  32. #include <asm/imx-common/dma.h>
  33. #include <asm/arch/gpio.h>
  34. #include <asm/arch/iomux.h>
  35. #include <asm/arch/imx-regs.h>
  36. #include <asm/arch/sys_proto.h>
  37. #include <linux/compiler.h>
  38. DECLARE_GLOBAL_DATA_PTR;
  39. /* Lowlevel init isn't used on i.MX28, so just have a dummy here */
  40. inline void lowlevel_init(void) {}
  41. void reset_cpu(ulong ignored) __attribute__((noreturn));
  42. void reset_cpu(ulong ignored)
  43. {
  44. struct mxs_rtc_regs *rtc_regs =
  45. (struct mxs_rtc_regs *)MXS_RTC_BASE;
  46. struct mxs_lcdif_regs *lcdif_regs =
  47. (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
  48. /*
  49. * Shut down the LCD controller as it interferes with BootROM boot mode
  50. * pads sampling.
  51. */
  52. writel(LCDIF_CTRL_RUN, &lcdif_regs->hw_lcdif_ctrl_clr);
  53. /* Wait 1 uS before doing the actual watchdog reset */
  54. writel(1, &rtc_regs->hw_rtc_watchdog);
  55. writel(RTC_CTRL_WATCHDOGEN, &rtc_regs->hw_rtc_ctrl_set);
  56. /* Endless loop, reset will exit from here */
  57. for (;;)
  58. ;
  59. }
  60. void enable_caches(void)
  61. {
  62. #ifndef CONFIG_SYS_ICACHE_OFF
  63. icache_enable();
  64. #endif
  65. #ifndef CONFIG_SYS_DCACHE_OFF
  66. dcache_enable();
  67. #endif
  68. }
  69. void mx28_fixup_vt(uint32_t start_addr)
  70. {
  71. uint32_t *vt = (uint32_t *)0x20;
  72. int i;
  73. for (i = 0; i < 8; i++)
  74. vt[i] = start_addr + (4 * i);
  75. }
  76. #ifdef CONFIG_ARCH_MISC_INIT
  77. int arch_misc_init(void)
  78. {
  79. mx28_fixup_vt(gd->relocaddr);
  80. return 0;
  81. }
  82. #endif
  83. int arch_cpu_init(void)
  84. {
  85. struct mxs_clkctrl_regs *clkctrl_regs =
  86. (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
  87. extern uint32_t _start;
  88. mx28_fixup_vt((uint32_t)&_start);
  89. /*
  90. * Enable NAND clock
  91. */
  92. /* Clear bypass bit */
  93. writel(CLKCTRL_CLKSEQ_BYPASS_GPMI,
  94. &clkctrl_regs->hw_clkctrl_clkseq_set);
  95. /* Set GPMI clock to ref_gpmi / 12 */
  96. clrsetbits_le32(&clkctrl_regs->hw_clkctrl_gpmi,
  97. CLKCTRL_GPMI_CLKGATE | CLKCTRL_GPMI_DIV_MASK, 1);
  98. udelay(1000);
  99. /*
  100. * Configure GPIO unit
  101. */
  102. mxs_gpio_init();
  103. #ifdef CONFIG_APBH_DMA
  104. /* Start APBH DMA */
  105. mxs_dma_init();
  106. #endif
  107. return 0;
  108. }
  109. #if defined(CONFIG_DISPLAY_CPUINFO)
  110. static const char *get_cpu_type(void)
  111. {
  112. struct mxs_digctl_regs *digctl_regs =
  113. (struct mxs_digctl_regs *)MXS_DIGCTL_BASE;
  114. switch (readl(&digctl_regs->hw_digctl_chipid) & HW_DIGCTL_CHIPID_MASK) {
  115. case HW_DIGCTL_CHIPID_MX23:
  116. return "23";
  117. case HW_DIGCTL_CHIPID_MX28:
  118. return "28";
  119. default:
  120. return "??";
  121. }
  122. }
  123. static const char *get_cpu_rev(void)
  124. {
  125. struct mxs_digctl_regs *digctl_regs =
  126. (struct mxs_digctl_regs *)MXS_DIGCTL_BASE;
  127. uint8_t rev = readl(&digctl_regs->hw_digctl_chipid) & 0x000000FF;
  128. switch (readl(&digctl_regs->hw_digctl_chipid) & HW_DIGCTL_CHIPID_MASK) {
  129. case HW_DIGCTL_CHIPID_MX23:
  130. switch (rev) {
  131. case 0x0:
  132. return "1.0";
  133. case 0x1:
  134. return "1.1";
  135. case 0x2:
  136. return "1.2";
  137. case 0x3:
  138. return "1.3";
  139. case 0x4:
  140. return "1.4";
  141. default:
  142. return "??";
  143. }
  144. case HW_DIGCTL_CHIPID_MX28:
  145. switch (rev) {
  146. case 0x1:
  147. return "1.2";
  148. default:
  149. return "??";
  150. }
  151. default:
  152. return "??";
  153. }
  154. }
  155. int print_cpuinfo(void)
  156. {
  157. struct mxs_spl_data *data = (struct mxs_spl_data *)
  158. ((CONFIG_SYS_TEXT_BASE - sizeof(struct mxs_spl_data)) & ~0xf);
  159. printf("CPU: Freescale i.MX%s rev%s at %d MHz\n",
  160. get_cpu_type(),
  161. get_cpu_rev(),
  162. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  163. printf("BOOT: %s\n", mxs_boot_modes[data->boot_mode_idx].mode);
  164. return 0;
  165. }
  166. #endif
  167. int do_mx28_showclocks(cmd_tbl_t *cmdtp, int flag, int argc, char *const argv[])
  168. {
  169. printf("CPU: %3d MHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
  170. printf("BUS: %3d MHz\n", mxc_get_clock(MXC_AHB_CLK) / 1000000);
  171. printf("EMI: %3d MHz\n", mxc_get_clock(MXC_EMI_CLK));
  172. printf("GPMI: %3d MHz\n", mxc_get_clock(MXC_GPMI_CLK) / 1000000);
  173. return 0;
  174. }
  175. /*
  176. * Initializes on-chip ethernet controllers.
  177. */
  178. #if defined(CONFIG_MX28) && defined(CONFIG_CMD_NET)
  179. int cpu_eth_init(bd_t *bis)
  180. {
  181. struct mxs_clkctrl_regs *clkctrl_regs =
  182. (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
  183. /* Turn on ENET clocks */
  184. clrbits_le32(&clkctrl_regs->hw_clkctrl_enet,
  185. CLKCTRL_ENET_SLEEP | CLKCTRL_ENET_DISABLE);
  186. /* Set up ENET PLL for 50 MHz */
  187. /* Power on ENET PLL */
  188. writel(CLKCTRL_PLL2CTRL0_POWER,
  189. &clkctrl_regs->hw_clkctrl_pll2ctrl0_set);
  190. udelay(10);
  191. /* Gate on ENET PLL */
  192. writel(CLKCTRL_PLL2CTRL0_CLKGATE,
  193. &clkctrl_regs->hw_clkctrl_pll2ctrl0_clr);
  194. /* Enable pad output */
  195. setbits_le32(&clkctrl_regs->hw_clkctrl_enet, CLKCTRL_ENET_CLK_OUT_EN);
  196. return 0;
  197. }
  198. #endif
  199. __weak void mx28_adjust_mac(int dev_id, unsigned char *mac)
  200. {
  201. mac[0] = 0x00;
  202. mac[1] = 0x04; /* Use FSL vendor MAC address by default */
  203. if (dev_id == 1) /* Let MAC1 be MAC0 + 1 by default */
  204. mac[5] += 1;
  205. }
  206. #ifdef CONFIG_MX28_FEC_MAC_IN_OCOTP
  207. #define MXS_OCOTP_MAX_TIMEOUT 1000000
  208. void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
  209. {
  210. struct mxs_ocotp_regs *ocotp_regs =
  211. (struct mxs_ocotp_regs *)MXS_OCOTP_BASE;
  212. uint32_t data;
  213. memset(mac, 0, 6);
  214. writel(OCOTP_CTRL_RD_BANK_OPEN, &ocotp_regs->hw_ocotp_ctrl_set);
  215. if (mxs_wait_mask_clr(&ocotp_regs->hw_ocotp_ctrl_reg, OCOTP_CTRL_BUSY,
  216. MXS_OCOTP_MAX_TIMEOUT)) {
  217. printf("MXS FEC: Can't get MAC from OCOTP\n");
  218. return;
  219. }
  220. data = readl(&ocotp_regs->hw_ocotp_cust0);
  221. mac[2] = (data >> 24) & 0xff;
  222. mac[3] = (data >> 16) & 0xff;
  223. mac[4] = (data >> 8) & 0xff;
  224. mac[5] = data & 0xff;
  225. mx28_adjust_mac(dev_id, mac);
  226. }
  227. #else
  228. void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
  229. {
  230. memset(mac, 0, 6);
  231. }
  232. #endif
  233. int mxs_dram_init(void)
  234. {
  235. struct mxs_spl_data *data = (struct mxs_spl_data *)
  236. ((CONFIG_SYS_TEXT_BASE - sizeof(struct mxs_spl_data)) & ~0xf);
  237. if (data->mem_dram_size == 0) {
  238. printf("MXS:\n"
  239. "Error, the RAM size passed up from SPL is 0!\n");
  240. hang();
  241. }
  242. gd->ram_size = data->mem_dram_size;
  243. return 0;
  244. }
  245. U_BOOT_CMD(
  246. clocks, CONFIG_SYS_MAXARGS, 1, do_mx28_showclocks,
  247. "display clocks",
  248. ""
  249. );