lwmon5.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. /************************************************************************
  21. * lwmon5.h - configuration for lwmon5 board
  22. ***********************************************************************/
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*-----------------------------------------------------------------------
  26. * High Level Configuration Options
  27. *----------------------------------------------------------------------*/
  28. #define CONFIG_LWMON5 1 /* Board is lwmon5 */
  29. #define CONFIG_440EPX 1 /* Specific PPC440EPx */
  30. #define CONFIG_440 1 /* ... PPC440 family */
  31. #define CONFIG_4xx 1 /* ... PPC4xx family */
  32. #define CONFIG_SYS_CLK_FREQ 33300000 /* external freq to pll */
  33. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  34. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  35. #define CONFIG_ADD_RAM_INFO 1 /* Print additional info */
  36. /*-----------------------------------------------------------------------
  37. * Base addresses -- Note these are effective addresses where the
  38. * actual resources get mapped (not physical addresses)
  39. *----------------------------------------------------------------------*/
  40. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
  41. #define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc() */
  42. #define CFG_BOOT_BASE_ADDR 0xf0000000
  43. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  44. #define CFG_FLASH_BASE 0xf8000000 /* start of FLASH */
  45. #define CFG_MONITOR_BASE TEXT_BASE
  46. #define CFG_LIME_BASE_0 0xc0000000
  47. #define CFG_LIME_BASE_1 0xc1000000
  48. #define CFG_LIME_BASE_2 0xc2000000
  49. #define CFG_LIME_BASE_3 0xc3000000
  50. #define CFG_FPGA_BASE_0 0xc4000000
  51. #define CFG_FPGA_BASE_1 0xc4200000
  52. #define CFG_OCM_BASE 0xe0010000 /* ocm */
  53. #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
  54. #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  55. #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
  56. #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
  57. #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
  58. /* Don't change either of these */
  59. #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
  60. #define CFG_USB2D0_BASE 0xe0000100
  61. #define CFG_USB_DEVICE 0xe0000000
  62. #define CFG_USB_HOST 0xe0000400
  63. /*-----------------------------------------------------------------------
  64. * Initial RAM & stack pointer
  65. *----------------------------------------------------------------------*/
  66. /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
  67. #define CFG_INIT_RAM_OCM 1 /* OCM as init ram */
  68. #define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */
  69. #define CFG_OCM_DATA_ADDR CFG_OCM_BASE
  70. #define CFG_INIT_RAM_END (4 << 10)
  71. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
  72. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  73. #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
  74. #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
  75. /*-----------------------------------------------------------------------
  76. * Serial Port
  77. *----------------------------------------------------------------------*/
  78. #undef CFG_EXT_SERIAL_CLOCK /* no external clock provided */
  79. #define CONFIG_BAUDRATE 115200
  80. #define CONFIG_SERIAL_MULTI 1
  81. /* define this if you want console on UART1 */
  82. #define CONFIG_UART1_CONSOLE 1 /* use UART1 as console */
  83. #define CFG_BAUDRATE_TABLE \
  84. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  85. /*-----------------------------------------------------------------------
  86. * Environment
  87. *----------------------------------------------------------------------*/
  88. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  89. /*-----------------------------------------------------------------------
  90. * FLASH related
  91. *----------------------------------------------------------------------*/
  92. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  93. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  94. #define CFG_FLASH0 0xFC000000
  95. #define CFG_FLASH1 0xF8000000
  96. #define CFG_FLASH_BANKS_LIST { CFG_FLASH1, CFG_FLASH0 }
  97. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  98. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  99. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  100. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  101. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  102. #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
  103. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  104. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  105. #define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
  106. #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
  107. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  108. /* Address and size of Redundant Environment Sector */
  109. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  110. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  111. /*-----------------------------------------------------------------------
  112. * DDR SDRAM
  113. *----------------------------------------------------------------------*/
  114. #define CFG_MBYTES_SDRAM (256) /* 256MB */
  115. #define CFG_DDR_CACHED_ADDR 0x40000000 /* setup 2nd TLB cached here */
  116. #define CONFIG_DDR_DATA_EYE 1 /* use DDR2 optimization */
  117. #if 0 /* test-only: disable ECC for now */
  118. #define CONFIG_DDR_ECC 1 /* enable ECC */
  119. /* POST support */
  120. #define CONFIG_POST (CFG_POST_ECC)
  121. #endif
  122. /*-----------------------------------------------------------------------
  123. * I2C
  124. *----------------------------------------------------------------------*/
  125. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  126. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  127. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  128. #define CFG_I2C_SLAVE 0x7F
  129. #define CFG_I2C_MULTI_EEPROMS
  130. #define CFG_I2C_EEPROM_ADDR (0xa8>>1)
  131. #define CFG_I2C_EEPROM_ADDR_LEN 1
  132. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  133. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  134. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  135. #define CONFIG_RTC_PCF8563 1 /* enable Philips PCF8563 RTC */
  136. #define CFG_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */
  137. #define CONFIG_PREBOOT "echo;" \
  138. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  139. "echo"
  140. #undef CONFIG_BOOTARGS
  141. #define CONFIG_EXTRA_ENV_SETTINGS \
  142. "hostname=lwmon5\0" \
  143. "netdev=eth0\0" \
  144. "unlock=yes\0" \
  145. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  146. "nfsroot=${serverip}:${rootpath}\0" \
  147. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  148. "addip=setenv bootargs ${bootargs} " \
  149. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  150. ":${hostname}:${netdev}:off panic=1\0" \
  151. "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate}\0"\
  152. "flash_nfs=run nfsargs addip addtty;" \
  153. "bootm ${kernel_addr}\0" \
  154. "flash_self=run ramargs addip addtty;" \
  155. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  156. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  157. "bootm\0" \
  158. "rootpath=/opt/eldk/ppc_4xxFP\0" \
  159. "bootfile=/tftpboot/lwmon5/uImage\0" \
  160. "kernel_addr=FC000000\0" \
  161. "ramdisk_addr=FC180000\0" \
  162. "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
  163. "update=protect off FFF80000 FFFFFFFF;era FFF80000 FFFFFFFF;" \
  164. "cp.b 200000 FFF80000 80000\0" \
  165. "upd=run load;run update\0" \
  166. "lwe_env=tftp 200000 /tftpboot.dev/lwmon5/env_uboot.bin;" \
  167. "autoscr 200000\0" \
  168. ""
  169. #define CONFIG_BOOTCOMMAND "run flash_self"
  170. #if 0
  171. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  172. #else
  173. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  174. #endif
  175. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  176. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  177. #define CONFIG_IBM_EMAC4_V4 1
  178. #define CONFIG_MII 1 /* MII PHY management */
  179. #define CONFIG_PHY_ADDR 3 /* PHY address, See schematics */
  180. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  181. #define CONFIG_HAS_ETH0
  182. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  183. #define CONFIG_NET_MULTI 1
  184. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  185. #define CONFIG_PHY1_ADDR 1
  186. /* USB */
  187. #ifdef CONFIG_440EPX
  188. #define CONFIG_USB_OHCI
  189. #define CONFIG_USB_STORAGE
  190. /* Comment this out to enable USB 1.1 device */
  191. #define USB_2_0_DEVICE
  192. #define CMD_USB CFG_CMD_USB
  193. #else
  194. #define CMD_USB 0 /* no USB on 440GRx */
  195. #endif /* CONFIG_440EPX */
  196. /* Partitions */
  197. #define CONFIG_MAC_PARTITION
  198. #define CONFIG_DOS_PARTITION
  199. #define CONFIG_ISO_PARTITION
  200. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  201. CFG_CMD_ASKENV | \
  202. CFG_CMD_DATE | \
  203. CFG_CMD_DHCP | \
  204. CFG_CMD_DIAG | \
  205. CFG_CMD_EEPROM | \
  206. CFG_CMD_ELF | \
  207. CFG_CMD_FAT | \
  208. CFG_CMD_I2C | \
  209. CFG_CMD_IRQ | \
  210. CFG_CMD_MII | \
  211. CFG_CMD_NET | \
  212. CFG_CMD_NFS | \
  213. CFG_CMD_PCI | \
  214. CFG_CMD_PING | \
  215. CFG_CMD_REGINFO | \
  216. CFG_CMD_SDRAM | \
  217. CMD_USB)
  218. #define CONFIG_SUPPORT_VFAT
  219. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  220. #include <cmd_confdefs.h>
  221. /*-----------------------------------------------------------------------
  222. * Miscellaneous configurable options
  223. *----------------------------------------------------------------------*/
  224. #define CFG_LONGHELP /* undef to save memory */
  225. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  226. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  227. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  228. #else
  229. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  230. #endif
  231. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  232. #define CFG_MAXARGS 16 /* max number of command args */
  233. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  234. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  235. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  236. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  237. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  238. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  239. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  240. #define CONFIG_LOOPW 1 /* enable loopw command */
  241. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  242. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  243. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  244. /*-----------------------------------------------------------------------
  245. * PCI stuff
  246. *----------------------------------------------------------------------*/
  247. /* General PCI */
  248. #define CONFIG_PCI /* include pci support */
  249. #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
  250. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  251. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
  252. /* Board-specific PCI */
  253. #define CFG_PCI_TARGET_INIT
  254. #define CFG_PCI_MASTER_INIT
  255. #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  256. #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
  257. #define CONFIG_HW_WATCHDOG 1 /* Use external HW-Watchdog */
  258. /*
  259. * For booting Linux, the board info and command line data
  260. * have to be in the first 8 MB of memory, since this is
  261. * the maximum mapped by the Linux kernel during initialization.
  262. */
  263. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  264. /*-----------------------------------------------------------------------
  265. * External Bus Controller (EBC) Setup
  266. *----------------------------------------------------------------------*/
  267. #define CFG_FLASH CFG_FLASH_BASE
  268. /* Memory Bank 0 (NOR-FLASH) initialization */
  269. #define CFG_EBC_PB0AP 0x03050200
  270. #define CFG_EBC_PB0CR (CFG_FLASH | 0xfc000)
  271. /* Memory Bank 1 (Lime) initialization */
  272. #define CFG_EBC_PB1AP 0x01004380
  273. #define CFG_EBC_PB1CR (CFG_LIME_BASE_0 | 0xdc000)
  274. /* Memory Bank 2 (FPGA) initialization */
  275. #define CFG_EBC_PB2AP 0x01004400
  276. #define CFG_EBC_PB2CR (CFG_FPGA_BASE_0 | 0x1c000)
  277. /* Memory Bank 3 (FPGA2) initialization */
  278. #define CFG_EBC_PB3AP 0x01004400
  279. #define CFG_EBC_PB3CR (CFG_FPGA_BASE_1 | 0x1c000)
  280. #define CFG_EBC_CFG 0xb8400000
  281. /*-----------------------------------------------------------------------
  282. * Graphics (Fujitsu Lime)
  283. *----------------------------------------------------------------------*/
  284. /* SDRAM Clock frequency adjustment register */
  285. #define CFG_LIME_SDRAM_CLOCK 0xC1FC0038
  286. /* Lime Clock frequency is to set 100MHz */
  287. #define CFG_LIME_CLOCK_100MHZ 0x00000
  288. #if 0
  289. /* Lime Clock frequency for 133MHz */
  290. #define CFG_LIME_CLOCK_133MHZ 0x10000
  291. #endif
  292. /* SDRAM Parameter register */
  293. #define CFG_LIME_MMR 0xC1FCFFFC
  294. /* SDRAM parameter value; was 0x414FB7F2, caused several vertical bars
  295. and pixel flare on display when 133MHz was configured. According to
  296. SDRAM chip datasheet CAS Latency is 3 for 133MHz and -75 Speed Grade */
  297. #ifdef CFG_LIME_CLOCK_133MHZ
  298. #define CFG_LIME_MMR_VALUE 0x414FB7F3
  299. #else
  300. #define CFG_LIME_MMR_VALUE 0x414FB7F2
  301. #endif
  302. /*-----------------------------------------------------------------------
  303. * GPIO Setup
  304. *----------------------------------------------------------------------*/
  305. #define CFG_GPIO_PHY1_RST 12
  306. #define CFG_GPIO_FLASH_WP 14
  307. #define CFG_GPIO_PHY0_RST 22
  308. #define CFG_GPIO_WATCHDOG 58
  309. #define CFG_GPIO_LIME_S 59
  310. #define CFG_GPIO_LIME_RST 60
  311. /*-----------------------------------------------------------------------
  312. * PPC440 GPIO Configuration
  313. */
  314. #define CFG_440_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  315. { \
  316. /* GPIO Core 0 */ \
  317. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
  318. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
  319. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
  320. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
  321. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
  322. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
  323. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
  324. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
  325. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
  326. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
  327. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
  328. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
  329. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
  330. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
  331. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \
  332. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \
  333. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMCTxD(4) */ \
  334. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMCTxD(5) */ \
  335. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMCTxD(6) */ \
  336. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMCTxD(7) */ \
  337. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
  338. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
  339. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
  340. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
  341. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 GMCTxD(2) */ \
  342. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 GMCTxD(3) */ \
  343. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
  344. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
  345. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \
  346. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
  347. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
  348. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
  349. }, \
  350. { \
  351. /* GPIO Core 1 */ \
  352. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
  353. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
  354. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  355. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  356. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
  357. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
  358. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  359. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  360. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
  361. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
  362. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
  363. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
  364. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
  365. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
  366. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
  367. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
  368. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
  369. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO49 Unselect via TraceSelect Bit */ \
  370. {GPIO1_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  371. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  372. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  373. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO53 Unselect via TraceSelect Bit */ \
  374. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  375. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 Unselect via TraceSelect Bit */ \
  376. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  377. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO57 Unselect via TraceSelect Bit */ \
  378. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO58 Unselect via TraceSelect Bit */ \
  379. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  380. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  381. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  382. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  383. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  384. } \
  385. }
  386. /*-----------------------------------------------------------------------
  387. * Cache Configuration
  388. *----------------------------------------------------------------------*/
  389. #define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
  390. #define CFG_CACHELINE_SIZE 32 /* ... */
  391. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  392. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  393. #endif
  394. /*
  395. * Internal Definitions
  396. *
  397. * Boot Flags
  398. */
  399. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  400. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  401. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  402. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  403. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  404. #endif
  405. #endif /* __CONFIG_H */