sdram.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650
  1. /*
  2. * (C) Copyright 2006
  3. * Sylvie Gohl, AMCC/IBM, gohl.sylvie@fr.ibm.com
  4. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  5. * Thierry Roman, AMCC/IBM, thierry_roman@fr.ibm.com
  6. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  7. * Robert Snyder, AMCC/IBM, rob.snyder@fr.ibm.com
  8. *
  9. * (C) Copyright 2007
  10. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. /* define DEBUG for debugging output (obviously ;-)) */
  28. #if 0
  29. #define DEBUG
  30. #endif
  31. #include <common.h>
  32. #include <asm/processor.h>
  33. #include <asm/mmu.h>
  34. #include <asm/io.h>
  35. #include <ppc440.h>
  36. #include "sdram.h"
  37. /*
  38. * This DDR2 setup code can dynamically setup the TLB entries for the DDR2 memory
  39. * region. Right now the cache should still be disabled in U-Boot because of the
  40. * EMAC driver, that need it's buffer descriptor to be located in non cached
  41. * memory.
  42. *
  43. * If at some time this restriction doesn't apply anymore, just define
  44. * CFG_ENABLE_SDRAM_CACHE in the board config file and this code should setup
  45. * everything correctly.
  46. */
  47. #ifdef CFG_ENABLE_SDRAM_CACHE
  48. #define MY_TLB_WORD2_I_ENABLE 0 /* enable caching on SDRAM */
  49. #else
  50. #define MY_TLB_WORD2_I_ENABLE TLB_WORD2_I_ENABLE /* disable caching on SDRAM */
  51. #endif
  52. void dcbz_area(u32 start_address, u32 num_bytes);
  53. void dflush(void);
  54. #ifdef CONFIG_ADD_RAM_INFO
  55. static u32 is_ecc_enabled(void)
  56. {
  57. u32 val;
  58. mfsdram(DDR0_22, val);
  59. val &= DDR0_22_CTRL_RAW_MASK;
  60. if (val)
  61. return 1;
  62. else
  63. return 0;
  64. }
  65. void board_add_ram_info(int use_default)
  66. {
  67. PPC440_SYS_INFO board_cfg;
  68. u32 val;
  69. if (is_ecc_enabled())
  70. puts(" (ECC");
  71. else
  72. puts(" (ECC not");
  73. get_sys_info(&board_cfg);
  74. printf(" enabled, %d MHz", (board_cfg.freqPLB * 2) / 1000000);
  75. mfsdram(DDR0_03, val);
  76. val = DDR0_03_CASLAT_DECODE(val);
  77. printf(", CL%d)", val);
  78. }
  79. #endif
  80. static int wait_for_dlllock(void)
  81. {
  82. u32 val;
  83. int wait = 0;
  84. /*
  85. * Wait for the DCC master delay line to finish calibration
  86. */
  87. mtdcr(ddrcfga, DDR0_17);
  88. val = DDR0_17_DLLLOCKREG_UNLOCKED;
  89. while (wait != 0xffff) {
  90. val = mfdcr(ddrcfgd);
  91. if ((val & DDR0_17_DLLLOCKREG_MASK) == DDR0_17_DLLLOCKREG_LOCKED)
  92. /* dlllockreg bit on */
  93. return 0;
  94. else
  95. wait++;
  96. }
  97. debug("0x%04x: DDR0_17 Value (dlllockreg bit): 0x%08x\n", wait, val);
  98. debug("Waiting for dlllockreg bit to raise\n");
  99. return -1;
  100. }
  101. #if defined(CONFIG_DDR_DATA_EYE)
  102. int wait_for_dram_init_complete(void)
  103. {
  104. u32 val;
  105. int wait = 0;
  106. /*
  107. * Wait for 'DRAM initialization complete' bit in status register
  108. */
  109. mtdcr(ddrcfga, DDR0_00);
  110. while (wait != 0xffff) {
  111. val = mfdcr(ddrcfgd);
  112. if ((val & DDR0_00_INT_STATUS_BIT6) == DDR0_00_INT_STATUS_BIT6)
  113. /* 'DRAM initialization complete' bit */
  114. return 0;
  115. else
  116. wait++;
  117. }
  118. debug("DRAM initialization complete bit in status register did not rise\n");
  119. return -1;
  120. }
  121. #define NUM_TRIES 64
  122. #define NUM_READS 10
  123. void denali_core_search_data_eye(u32 start_addr, u32 memory_size)
  124. {
  125. int k, j;
  126. u32 val;
  127. u32 wr_dqs_shift, dqs_out_shift, dll_dqs_delay_X;
  128. u32 max_passing_cases = 0, wr_dqs_shift_with_max_passing_cases = 0;
  129. u32 passing_cases = 0, dll_dqs_delay_X_sw_val = 0;
  130. u32 dll_dqs_delay_X_start_window = 0, dll_dqs_delay_X_end_window = 0;
  131. volatile u32 *ram_pointer;
  132. u32 test[NUM_TRIES] = {
  133. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  134. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  135. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  136. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  137. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  138. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  139. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  140. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  141. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  142. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  143. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  144. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  145. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  146. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  147. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  148. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55 };
  149. ram_pointer = (volatile u32 *)start_addr;
  150. for (wr_dqs_shift = 64; wr_dqs_shift < 96; wr_dqs_shift++) {
  151. /*for (wr_dqs_shift=1; wr_dqs_shift<96; wr_dqs_shift++) {*/
  152. /*
  153. * De-assert 'start' parameter.
  154. */
  155. mtdcr(ddrcfga, DDR0_02);
  156. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF;
  157. mtdcr(ddrcfgd, val);
  158. /*
  159. * Set 'wr_dqs_shift'
  160. */
  161. mtdcr(ddrcfga, DDR0_09);
  162. val = (mfdcr(ddrcfgd) & ~DDR0_09_WR_DQS_SHIFT_MASK)
  163. | DDR0_09_WR_DQS_SHIFT_ENCODE(wr_dqs_shift);
  164. mtdcr(ddrcfgd, val);
  165. /*
  166. * Set 'dqs_out_shift' = wr_dqs_shift + 32
  167. */
  168. dqs_out_shift = wr_dqs_shift + 32;
  169. mtdcr(ddrcfga, DDR0_22);
  170. val = (mfdcr(ddrcfgd) & ~DDR0_22_DQS_OUT_SHIFT_MASK)
  171. | DDR0_22_DQS_OUT_SHIFT_ENCODE(dqs_out_shift);
  172. mtdcr(ddrcfgd, val);
  173. passing_cases = 0;
  174. for (dll_dqs_delay_X = 1; dll_dqs_delay_X < 64; dll_dqs_delay_X++) {
  175. /*for (dll_dqs_delay_X=1; dll_dqs_delay_X<128; dll_dqs_delay_X++) {*/
  176. /*
  177. * Set 'dll_dqs_delay_X'.
  178. */
  179. /* dll_dqs_delay_0 */
  180. mtdcr(ddrcfga, DDR0_17);
  181. val = (mfdcr(ddrcfgd) & ~DDR0_17_DLL_DQS_DELAY_0_MASK)
  182. | DDR0_17_DLL_DQS_DELAY_0_ENCODE(dll_dqs_delay_X);
  183. mtdcr(ddrcfgd, val);
  184. /* dll_dqs_delay_1 to dll_dqs_delay_4 */
  185. mtdcr(ddrcfga, DDR0_18);
  186. val = (mfdcr(ddrcfgd) & ~DDR0_18_DLL_DQS_DELAY_X_MASK)
  187. | DDR0_18_DLL_DQS_DELAY_4_ENCODE(dll_dqs_delay_X)
  188. | DDR0_18_DLL_DQS_DELAY_3_ENCODE(dll_dqs_delay_X)
  189. | DDR0_18_DLL_DQS_DELAY_2_ENCODE(dll_dqs_delay_X)
  190. | DDR0_18_DLL_DQS_DELAY_1_ENCODE(dll_dqs_delay_X);
  191. mtdcr(ddrcfgd, val);
  192. /* dll_dqs_delay_5 to dll_dqs_delay_8 */
  193. mtdcr(ddrcfga, DDR0_19);
  194. val = (mfdcr(ddrcfgd) & ~DDR0_19_DLL_DQS_DELAY_X_MASK)
  195. | DDR0_19_DLL_DQS_DELAY_8_ENCODE(dll_dqs_delay_X)
  196. | DDR0_19_DLL_DQS_DELAY_7_ENCODE(dll_dqs_delay_X)
  197. | DDR0_19_DLL_DQS_DELAY_6_ENCODE(dll_dqs_delay_X)
  198. | DDR0_19_DLL_DQS_DELAY_5_ENCODE(dll_dqs_delay_X);
  199. mtdcr(ddrcfgd, val);
  200. ppcMsync();
  201. ppcMbar();
  202. /*
  203. * Assert 'start' parameter.
  204. */
  205. mtdcr(ddrcfga, DDR0_02);
  206. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_ON;
  207. mtdcr(ddrcfgd, val);
  208. ppcMsync();
  209. ppcMbar();
  210. /*
  211. * Wait for the DCC master delay line to finish calibration
  212. */
  213. if (wait_for_dlllock() != 0) {
  214. printf("dlllock did not occur !!!\n");
  215. printf("denali_core_search_data_eye!!!\n");
  216. printf("wr_dqs_shift = %d - dll_dqs_delay_X = %d\n",
  217. wr_dqs_shift, dll_dqs_delay_X);
  218. hang();
  219. }
  220. ppcMsync();
  221. ppcMbar();
  222. if (wait_for_dram_init_complete() != 0) {
  223. printf("dram init complete did not occur !!!\n");
  224. printf("denali_core_search_data_eye!!!\n");
  225. printf("wr_dqs_shift = %d - dll_dqs_delay_X = %d\n",
  226. wr_dqs_shift, dll_dqs_delay_X);
  227. hang();
  228. }
  229. udelay(100); /* wait 100us to ensure init is really completed !!! */
  230. /* write values */
  231. for (j=0; j<NUM_TRIES; j++) {
  232. ram_pointer[j] = test[j];
  233. /* clear any cache at ram location */
  234. __asm__("dcbf 0,%0": :"r" (&ram_pointer[j]));
  235. }
  236. /* read values back */
  237. for (j=0; j<NUM_TRIES; j++) {
  238. for (k=0; k<NUM_READS; k++) {
  239. /* clear any cache at ram location */
  240. __asm__("dcbf 0,%0": :"r" (&ram_pointer[j]));
  241. if (ram_pointer[j] != test[j])
  242. break;
  243. }
  244. /* read error */
  245. if (k != NUM_READS)
  246. break;
  247. }
  248. /* See if the dll_dqs_delay_X value passed.*/
  249. if (j < NUM_TRIES) {
  250. /* Failed */
  251. passing_cases = 0;
  252. /* break; */
  253. } else {
  254. /* Passed */
  255. if (passing_cases == 0)
  256. dll_dqs_delay_X_sw_val = dll_dqs_delay_X;
  257. passing_cases++;
  258. if (passing_cases >= max_passing_cases) {
  259. max_passing_cases = passing_cases;
  260. wr_dqs_shift_with_max_passing_cases = wr_dqs_shift;
  261. dll_dqs_delay_X_start_window = dll_dqs_delay_X_sw_val;
  262. dll_dqs_delay_X_end_window = dll_dqs_delay_X;
  263. }
  264. }
  265. /*
  266. * De-assert 'start' parameter.
  267. */
  268. mtdcr(ddrcfga, DDR0_02);
  269. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF;
  270. mtdcr(ddrcfgd, val);
  271. } /* for (dll_dqs_delay_X=0; dll_dqs_delay_X<128; dll_dqs_delay_X++) */
  272. } /* for (wr_dqs_shift=0; wr_dqs_shift<96; wr_dqs_shift++) */
  273. /*
  274. * Largest passing window is now detected.
  275. */
  276. /* Compute dll_dqs_delay_X value */
  277. dll_dqs_delay_X = (dll_dqs_delay_X_end_window + dll_dqs_delay_X_start_window) / 2;
  278. wr_dqs_shift = wr_dqs_shift_with_max_passing_cases;
  279. debug("DQS calibration - Window detected:\n");
  280. debug("max_passing_cases = %d\n", max_passing_cases);
  281. debug("wr_dqs_shift = %d\n", wr_dqs_shift);
  282. debug("dll_dqs_delay_X = %d\n", dll_dqs_delay_X);
  283. debug("dll_dqs_delay_X window = %d - %d\n",
  284. dll_dqs_delay_X_start_window, dll_dqs_delay_X_end_window);
  285. /*
  286. * De-assert 'start' parameter.
  287. */
  288. mtdcr(ddrcfga, DDR0_02);
  289. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF;
  290. mtdcr(ddrcfgd, val);
  291. /*
  292. * Set 'wr_dqs_shift'
  293. */
  294. mtdcr(ddrcfga, DDR0_09);
  295. val = (mfdcr(ddrcfgd) & ~DDR0_09_WR_DQS_SHIFT_MASK)
  296. | DDR0_09_WR_DQS_SHIFT_ENCODE(wr_dqs_shift);
  297. mtdcr(ddrcfgd, val);
  298. debug("DDR0_09=0x%08lx\n", val);
  299. /*
  300. * Set 'dqs_out_shift' = wr_dqs_shift + 32
  301. */
  302. dqs_out_shift = wr_dqs_shift + 32;
  303. mtdcr(ddrcfga, DDR0_22);
  304. val = (mfdcr(ddrcfgd) & ~DDR0_22_DQS_OUT_SHIFT_MASK)
  305. | DDR0_22_DQS_OUT_SHIFT_ENCODE(dqs_out_shift);
  306. mtdcr(ddrcfgd, val);
  307. debug("DDR0_22=0x%08lx\n", val);
  308. /*
  309. * Set 'dll_dqs_delay_X'.
  310. */
  311. /* dll_dqs_delay_0 */
  312. mtdcr(ddrcfga, DDR0_17);
  313. val = (mfdcr(ddrcfgd) & ~DDR0_17_DLL_DQS_DELAY_0_MASK)
  314. | DDR0_17_DLL_DQS_DELAY_0_ENCODE(dll_dqs_delay_X);
  315. mtdcr(ddrcfgd, val);
  316. debug("DDR0_17=0x%08lx\n", val);
  317. /* dll_dqs_delay_1 to dll_dqs_delay_4 */
  318. mtdcr(ddrcfga, DDR0_18);
  319. val = (mfdcr(ddrcfgd) & ~DDR0_18_DLL_DQS_DELAY_X_MASK)
  320. | DDR0_18_DLL_DQS_DELAY_4_ENCODE(dll_dqs_delay_X)
  321. | DDR0_18_DLL_DQS_DELAY_3_ENCODE(dll_dqs_delay_X)
  322. | DDR0_18_DLL_DQS_DELAY_2_ENCODE(dll_dqs_delay_X)
  323. | DDR0_18_DLL_DQS_DELAY_1_ENCODE(dll_dqs_delay_X);
  324. mtdcr(ddrcfgd, val);
  325. debug("DDR0_18=0x%08lx\n", val);
  326. /* dll_dqs_delay_5 to dll_dqs_delay_8 */
  327. mtdcr(ddrcfga, DDR0_19);
  328. val = (mfdcr(ddrcfgd) & ~DDR0_19_DLL_DQS_DELAY_X_MASK)
  329. | DDR0_19_DLL_DQS_DELAY_8_ENCODE(dll_dqs_delay_X)
  330. | DDR0_19_DLL_DQS_DELAY_7_ENCODE(dll_dqs_delay_X)
  331. | DDR0_19_DLL_DQS_DELAY_6_ENCODE(dll_dqs_delay_X)
  332. | DDR0_19_DLL_DQS_DELAY_5_ENCODE(dll_dqs_delay_X);
  333. mtdcr(ddrcfgd, val);
  334. debug("DDR0_19=0x%08lx\n", val);
  335. /*
  336. * Assert 'start' parameter.
  337. */
  338. mtdcr(ddrcfga, DDR0_02);
  339. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_ON;
  340. mtdcr(ddrcfgd, val);
  341. ppcMsync();
  342. ppcMbar();
  343. /*
  344. * Wait for the DCC master delay line to finish calibration
  345. */
  346. if (wait_for_dlllock() != 0) {
  347. printf("dlllock did not occur !!!\n");
  348. hang();
  349. }
  350. ppcMsync();
  351. ppcMbar();
  352. if (wait_for_dram_init_complete() != 0) {
  353. printf("dram init complete did not occur !!!\n");
  354. hang();
  355. }
  356. udelay(100); /* wait 100us to ensure init is really completed !!! */
  357. }
  358. #endif /* CONFIG_DDR_DATA_EYE */
  359. #ifdef CONFIG_DDR_ECC
  360. static void wait_ddr_idle(void)
  361. {
  362. /*
  363. * Controller idle status cannot be determined for Denali
  364. * DDR2 code. Just return here.
  365. */
  366. }
  367. static void blank_string(int size)
  368. {
  369. int i;
  370. for (i=0; i<size; i++)
  371. putc('\b');
  372. for (i=0; i<size; i++)
  373. putc(' ');
  374. for (i=0; i<size; i++)
  375. putc('\b');
  376. }
  377. static void program_ecc(u32 start_address,
  378. u32 num_bytes,
  379. u32 tlb_word2_i_value)
  380. {
  381. u32 current_address;
  382. u32 end_address;
  383. u32 address_increment;
  384. u32 val;
  385. char str[] = "ECC generation -";
  386. char slash[] = "\\|/-\\|/-";
  387. int loop = 0;
  388. int loopi = 0;
  389. current_address = start_address;
  390. sync();
  391. eieio();
  392. wait_ddr_idle();
  393. if (tlb_word2_i_value == TLB_WORD2_I_ENABLE) {
  394. /* ECC bit set method for non-cached memory */
  395. address_increment = 4;
  396. end_address = current_address + num_bytes;
  397. puts(str);
  398. while (current_address < end_address) {
  399. *((u32 *)current_address) = 0x00000000;
  400. current_address += address_increment;
  401. if ((loop++ % (2 << 20)) == 0) {
  402. putc('\b');
  403. putc(slash[loopi++ % 8]);
  404. }
  405. }
  406. blank_string(strlen(str));
  407. } else {
  408. /* ECC bit set method for cached memory */
  409. #if 0 /* test-only: will remove this define later, when ECC problems are solved! */
  410. /*
  411. * Some boards (like lwmon5) need to preserve the memory
  412. * content upon ECC generation (for the log-buffer).
  413. * Therefore we don't fill the memory with a pattern or
  414. * just zero it, but write the same values back that are
  415. * already in the memory cells.
  416. */
  417. address_increment = CFG_CACHELINE_SIZE;
  418. end_address = current_address + num_bytes;
  419. current_address = start_address;
  420. while (current_address < end_address) {
  421. /*
  422. * TODO: Th following sequence doesn't work correctly.
  423. * Just invalidating and flushing the cache doesn't
  424. * seem to trigger the re-write of the memory.
  425. */
  426. ppcDcbi(current_address);
  427. ppcDcbf(current_address);
  428. current_address += CFG_CACHELINE_SIZE;
  429. }
  430. #else
  431. dcbz_area(start_address, num_bytes);
  432. dflush();
  433. #endif
  434. }
  435. sync();
  436. eieio();
  437. wait_ddr_idle();
  438. /* Clear error status */
  439. mfsdram(DDR0_00, val);
  440. mtsdram(DDR0_00, val | DDR0_00_INT_ACK_ALL);
  441. /* Set 'int_mask' parameter to functionnal value */
  442. mfsdram(DDR0_01, val);
  443. mtsdram(DDR0_01, ((val &~ DDR0_01_INT_MASK_MASK) | DDR0_01_INT_MASK_ALL_OFF));
  444. sync();
  445. eieio();
  446. wait_ddr_idle();
  447. }
  448. #endif
  449. /*************************************************************************
  450. *
  451. * initdram -- 440EPx's DDR controller is a DENALI Core
  452. *
  453. ************************************************************************/
  454. long int initdram (int board_type)
  455. {
  456. #if 0 /* test-only: will remove this define later, when ECC problems are solved! */
  457. /* CL=3 */
  458. mtsdram(DDR0_02, 0x00000000);
  459. mtsdram(DDR0_00, 0x0000190A);
  460. mtsdram(DDR0_01, 0x01000000);
  461. mtsdram(DDR0_03, 0x02030603); /* A suitable burst length was taken. CAS is right for our board */
  462. mtsdram(DDR0_04, 0x0A030300);
  463. mtsdram(DDR0_05, 0x02020308);
  464. mtsdram(DDR0_06, 0x0103C812);
  465. mtsdram(DDR0_07, 0x00090100);
  466. mtsdram(DDR0_08, 0x02c80001);
  467. mtsdram(DDR0_09, 0x00011D5F);
  468. mtsdram(DDR0_10, 0x00000300);
  469. mtsdram(DDR0_11, 0x000CC800);
  470. mtsdram(DDR0_12, 0x00000003);
  471. mtsdram(DDR0_14, 0x00000000);
  472. mtsdram(DDR0_17, 0x1e000000);
  473. mtsdram(DDR0_18, 0x1e1e1e1e);
  474. mtsdram(DDR0_19, 0x1e1e1e1e);
  475. mtsdram(DDR0_20, 0x0B0B0B0B);
  476. mtsdram(DDR0_21, 0x0B0B0B0B);
  477. #ifdef CONFIG_DDR_ECC
  478. mtsdram(DDR0_22, 0x00267F0B | DDR0_22_CTRL_RAW_ECC_ENABLE); /* enable ECC */
  479. #else
  480. mtsdram(DDR0_22, 0x00267F0B);
  481. #endif
  482. mtsdram(DDR0_23, 0x01000000);
  483. mtsdram(DDR0_24, 0x01010001);
  484. mtsdram(DDR0_26, 0x2D93028A);
  485. mtsdram(DDR0_27, 0x0784682B);
  486. mtsdram(DDR0_28, 0x00000080);
  487. mtsdram(DDR0_31, 0x00000000);
  488. mtsdram(DDR0_42, 0x01000006);
  489. mtsdram(DDR0_43, 0x030A0200);
  490. mtsdram(DDR0_44, 0x00000003);
  491. mtsdram(DDR0_02, 0x00000001); /* Activate the denali core */
  492. #else
  493. /* CL=4 */
  494. mtsdram(DDR0_02, 0x00000000);
  495. mtsdram(DDR0_00, 0x0000190A);
  496. mtsdram(DDR0_01, 0x01000000);
  497. mtsdram(DDR0_03, 0x02040803); /* A suitable burst length was taken. CAS is right for our board */
  498. mtsdram(DDR0_04, 0x0B030300);
  499. mtsdram(DDR0_05, 0x02020308);
  500. mtsdram(DDR0_06, 0x0003C812);
  501. mtsdram(DDR0_07, 0x00090100);
  502. mtsdram(DDR0_08, 0x03c80001);
  503. mtsdram(DDR0_09, 0x00011D5F);
  504. mtsdram(DDR0_10, 0x00000300);
  505. mtsdram(DDR0_11, 0x000CC800);
  506. mtsdram(DDR0_12, 0x00000003);
  507. mtsdram(DDR0_14, 0x00000000);
  508. mtsdram(DDR0_17, 0x1e000000);
  509. mtsdram(DDR0_18, 0x1e1e1e1e);
  510. mtsdram(DDR0_19, 0x1e1e1e1e);
  511. mtsdram(DDR0_20, 0x0B0B0B0B);
  512. mtsdram(DDR0_21, 0x0B0B0B0B);
  513. #ifdef CONFIG_DDR_ECC
  514. mtsdram(DDR0_22, 0x00267F0B | DDR0_22_CTRL_RAW_ECC_ENABLE); /* enable ECC */
  515. #else
  516. mtsdram(DDR0_22, 0x00267F0B);
  517. #endif
  518. mtsdram(DDR0_23, 0x01000000);
  519. mtsdram(DDR0_24, 0x01010001);
  520. mtsdram(DDR0_26, 0x2D93028A);
  521. mtsdram(DDR0_27, 0x0784682B);
  522. mtsdram(DDR0_28, 0x00000080);
  523. mtsdram(DDR0_31, 0x00000000);
  524. mtsdram(DDR0_42, 0x01000008);
  525. mtsdram(DDR0_43, 0x050A0200);
  526. mtsdram(DDR0_44, 0x00000005);
  527. mtsdram(DDR0_02, 0x00000001); /* Activate the denali core */
  528. #endif
  529. wait_for_dlllock();
  530. /*
  531. * Program tlb entries for this size (dynamic)
  532. */
  533. program_tlb(0, 0, CFG_MBYTES_SDRAM << 20, MY_TLB_WORD2_I_ENABLE);
  534. /*
  535. * Setup 2nd TLB with same physical address but different virtual address
  536. * with cache enabled. This is done for fast ECC generation.
  537. */
  538. program_tlb(0, CFG_DDR_CACHED_ADDR, CFG_MBYTES_SDRAM << 20, 0);
  539. #ifdef CONFIG_DDR_DATA_EYE
  540. /*
  541. * Perform data eye search if requested.
  542. */
  543. denali_core_search_data_eye(CFG_DDR_CACHED_ADDR, CFG_MBYTES_SDRAM << 20);
  544. #endif
  545. #ifdef CONFIG_DDR_ECC
  546. /*
  547. * If ECC is enabled, initialize the parity bits.
  548. */
  549. program_ecc(CFG_DDR_CACHED_ADDR, CFG_MBYTES_SDRAM << 20, 0);
  550. #endif
  551. /*
  552. * Clear possible errors resulting from data-eye-search.
  553. * If not done, then we could get an interrupt later on when
  554. * exceptions are enabled.
  555. */
  556. set_mcsr(get_mcsr());
  557. return (CFG_MBYTES_SDRAM << 20);
  558. }