atngw100.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. /*
  2. * Copyright (C) 2006 Atmel Corporation
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/sdram.h>
  25. #include <asm/arch/clk.h>
  26. #include <asm/arch/gpio.h>
  27. #include <asm/arch/hmatrix.h>
  28. #include <asm/arch/portmux.h>
  29. #include <netdev.h>
  30. DECLARE_GLOBAL_DATA_PTR;
  31. static const struct sdram_config sdram_config = {
  32. .data_bits = SDRAM_DATA_16BIT,
  33. .row_bits = 13,
  34. .col_bits = 9,
  35. .bank_bits = 2,
  36. .cas = 3,
  37. .twr = 2,
  38. .trc = 7,
  39. .trp = 2,
  40. .trcd = 2,
  41. .tras = 5,
  42. .txsr = 5,
  43. /* 7.81 us */
  44. .refresh_period = (781 * (SDRAMC_BUS_HZ / 1000)) / 100000,
  45. };
  46. int board_early_init_f(void)
  47. {
  48. /* Enable SDRAM in the EBI mux */
  49. hmatrix_slave_write(EBI, SFR, HMATRIX_BIT(EBI_SDRAM_ENABLE));
  50. portmux_enable_ebi(16, 23, 0, PORTMUX_DRIVE_HIGH);
  51. portmux_enable_usart1(PORTMUX_DRIVE_MIN);
  52. #if defined(CONFIG_MACB)
  53. portmux_enable_macb0(PORTMUX_MACB_MII, PORTMUX_DRIVE_HIGH);
  54. portmux_enable_macb1(PORTMUX_MACB_MII, PORTMUX_DRIVE_HIGH);
  55. #endif
  56. #if defined(CONFIG_MMC)
  57. portmux_enable_mmci(0, PORTMUX_MMCI_4BIT, PORTMUX_DRIVE_LOW);
  58. #endif
  59. #if defined(CONFIG_ATMEL_SPI)
  60. portmux_enable_spi0(1 << 0, PORTMUX_DRIVE_LOW);
  61. #endif
  62. return 0;
  63. }
  64. phys_size_t initdram(int board_type)
  65. {
  66. unsigned long expected_size;
  67. unsigned long actual_size;
  68. void *sdram_base;
  69. sdram_base = map_physmem(EBI_SDRAM_BASE, EBI_SDRAM_SIZE, MAP_NOCACHE);
  70. expected_size = sdram_init(sdram_base, &sdram_config);
  71. actual_size = get_ram_size(sdram_base, expected_size);
  72. unmap_physmem(sdram_base, EBI_SDRAM_SIZE);
  73. if (expected_size != actual_size)
  74. printf("Warning: Only %lu of %lu MiB SDRAM is working\n",
  75. actual_size >> 20, expected_size >> 20);
  76. return actual_size;
  77. }
  78. int board_early_init_r(void)
  79. {
  80. gd->bd->bi_phy_id[0] = 0x01;
  81. gd->bd->bi_phy_id[1] = 0x03;
  82. return 0;
  83. }
  84. #ifdef CONFIG_CMD_NET
  85. int board_eth_init(bd_t *bi)
  86. {
  87. macb_eth_initialize(0, (void *)MACB0_BASE, bi->bi_phy_id[0]);
  88. macb_eth_initialize(1, (void *)MACB1_BASE, bi->bi_phy_id[1]);
  89. return 0;
  90. }
  91. #endif
  92. /* SPI chip select control */
  93. #ifdef CONFIG_ATMEL_SPI
  94. #include <spi.h>
  95. #define ATNGW100_DATAFLASH_CS_PIN GPIO_PIN_PA(3)
  96. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  97. {
  98. return bus == 0 && cs == 0;
  99. }
  100. void spi_cs_activate(struct spi_slave *slave)
  101. {
  102. gpio_set_value(ATNGW100_DATAFLASH_CS_PIN, 0);
  103. }
  104. void spi_cs_deactivate(struct spi_slave *slave)
  105. {
  106. gpio_set_value(ATNGW100_DATAFLASH_CS_PIN, 1);
  107. }
  108. #endif /* CONFIG_ATMEL_SPI */