MPC8308RDB.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583
  1. /*
  2. * Copyright (C) 2009-2010 Freescale Semiconductor, Inc.
  3. * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
  4. *
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /*
  27. * High Level Configuration Options
  28. */
  29. #define CONFIG_E300 1 /* E300 family */
  30. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  31. #define CONFIG_MPC8308 1 /* MPC8308 CPU specific */
  32. #define CONFIG_MPC8308RDB 1 /* MPC8308RDB board specific */
  33. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  34. #define CONFIG_MISC_INIT_R
  35. /*
  36. * On-board devices
  37. *
  38. * TSEC1 is SoC TSEC
  39. * TSEC2 is VSC switch
  40. */
  41. #define CONFIG_TSEC1
  42. #define CONFIG_VSC7385_ENET
  43. /*
  44. * System Clock Setup
  45. */
  46. #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
  47. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  48. /*
  49. * Hardware Reset Configuration Word
  50. * if CLKIN is 66.66MHz, then
  51. * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz
  52. * We choose the A type silicon as default, so the core is 400Mhz.
  53. */
  54. #define CONFIG_SYS_HRCW_LOW (\
  55. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  56. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  57. HRCWL_SVCOD_DIV_2 |\
  58. HRCWL_CSB_TO_CLKIN_4X1 |\
  59. HRCWL_CORE_TO_CSB_3X1)
  60. /*
  61. * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits
  62. * in 8308's HRCWH according to the manual, but original Freescale's
  63. * code has them and I've expirienced some problems using the board
  64. * with BDI3000 attached when I've tried to set these bits to zero
  65. * (UART doesn't work after the 'reset run' command).
  66. */
  67. #define CONFIG_SYS_HRCW_HIGH (\
  68. HRCWH_PCI_HOST |\
  69. HRCWH_PCI1_ARBITER_ENABLE |\
  70. HRCWH_CORE_ENABLE |\
  71. HRCWH_FROM_0X00000100 |\
  72. HRCWH_BOOTSEQ_DISABLE |\
  73. HRCWH_SW_WATCHDOG_DISABLE |\
  74. HRCWH_ROM_LOC_LOCAL_16BIT |\
  75. HRCWH_RL_EXT_LEGACY |\
  76. HRCWH_TSEC1M_IN_RGMII |\
  77. HRCWH_TSEC2M_IN_RGMII |\
  78. HRCWH_BIG_ENDIAN)
  79. /*
  80. * System IO Config
  81. */
  82. #define CONFIG_SYS_SICRH (\
  83. SICRH_ESDHC_A_SD |\
  84. SICRH_ESDHC_B_SD |\
  85. SICRH_ESDHC_C_SD |\
  86. SICRH_GPIO_A_TSEC2 |\
  87. SICRH_GPIO_B_TSEC2_GTX_CLK125 |\
  88. SICRH_IEEE1588_A_GPIO |\
  89. SICRH_USB |\
  90. SICRH_GTM_GPIO |\
  91. SICRH_IEEE1588_B_GPIO |\
  92. SICRH_ETSEC2_CRS |\
  93. SICRH_GPIOSEL_1 |\
  94. SICRH_TMROBI_V3P3 |\
  95. SICRH_TSOBI1_V2P5 |\
  96. SICRH_TSOBI2_V2P5) /* 0x01b7d103 */
  97. #define CONFIG_SYS_SICRL (\
  98. SICRL_SPI_PF0 |\
  99. SICRL_UART_PF0 |\
  100. SICRL_IRQ_PF0 |\
  101. SICRL_I2C2_PF0 |\
  102. SICRL_ETSEC1_GTX_CLK125) /* 0x00000040 */
  103. /*
  104. * IMMR new address
  105. */
  106. #define CONFIG_SYS_IMMR 0xE0000000
  107. /*
  108. * SERDES
  109. */
  110. #define CONFIG_FSL_SERDES
  111. #define CONFIG_FSL_SERDES1 0xe3000
  112. /*
  113. * Arbiter Setup
  114. */
  115. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
  116. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
  117. #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
  118. /*
  119. * DDR Setup
  120. */
  121. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
  122. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  123. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  124. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  125. #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
  126. | DDRCDR_PZ_LOZ \
  127. | DDRCDR_NZ_LOZ \
  128. | DDRCDR_ODT \
  129. | DDRCDR_Q_DRN)
  130. /* 0x7b880001 */
  131. /*
  132. * Manually set up DDR parameters
  133. * consist of two chips HY5PS12621BFP-C4 from HYNIX
  134. */
  135. #define CONFIG_SYS_DDR_SIZE 128 /* MB */
  136. #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
  137. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
  138. | CSCONFIG_ODT_RD_NEVER \
  139. | CSCONFIG_ODT_WR_ONLY_CURRENT \
  140. | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
  141. /* 0x80010102 */
  142. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  143. #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
  144. | (0 << TIMING_CFG0_WRT_SHIFT) \
  145. | (0 << TIMING_CFG0_RRT_SHIFT) \
  146. | (0 << TIMING_CFG0_WWT_SHIFT) \
  147. | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
  148. | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
  149. | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
  150. | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
  151. /* 0x00220802 */
  152. #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
  153. | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
  154. | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
  155. | (5 << TIMING_CFG1_CASLAT_SHIFT) \
  156. | (6 << TIMING_CFG1_REFREC_SHIFT) \
  157. | (2 << TIMING_CFG1_WRREC_SHIFT) \
  158. | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
  159. | (2 << TIMING_CFG1_WRTORD_SHIFT))
  160. /* 0x27256222 */
  161. #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
  162. | (4 << TIMING_CFG2_CPO_SHIFT) \
  163. | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
  164. | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
  165. | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
  166. | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
  167. | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
  168. /* 0x121048c5 */
  169. #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
  170. | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
  171. /* 0x03600100 */
  172. #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
  173. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  174. | SDRAM_CFG_DBW_32)
  175. /* 0x43080000 */
  176. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
  177. #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
  178. | (0x0232 << SDRAM_MODE_SD_SHIFT))
  179. /* ODT 150ohm CL=3, AL=1 on SDRAM */
  180. #define CONFIG_SYS_DDR_MODE2 0x00000000
  181. /*
  182. * Memory test
  183. */
  184. #define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */
  185. #define CONFIG_SYS_MEMTEST_END 0x07f00000
  186. /*
  187. * The reserved memory
  188. */
  189. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  190. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
  191. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  192. /*
  193. * Initial RAM Base Address Setup
  194. */
  195. #define CONFIG_SYS_INIT_RAM_LOCK 1
  196. #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  197. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
  198. #define CONFIG_SYS_GBL_DATA_OFFSET \
  199. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  200. /*
  201. * Local Bus Configuration & Clock Setup
  202. */
  203. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  204. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
  205. #define CONFIG_SYS_LBC_LBCR 0x00040000
  206. /*
  207. * FLASH on the Local Bus
  208. */
  209. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  210. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  211. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  212. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
  213. #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
  214. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  215. /* Window base at flash base */
  216. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  217. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
  218. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
  219. | BR_PS_16 /* 16 bit port */ \
  220. | BR_MS_GPCM /* MSEL = GPCM */ \
  221. | BR_V) /* valid */
  222. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
  223. | OR_UPM_XAM \
  224. | OR_GPCM_CSNT \
  225. | OR_GPCM_ACS_DIV2 \
  226. | OR_GPCM_XACS \
  227. | OR_GPCM_SCY_15 \
  228. | OR_GPCM_TRLX_SET \
  229. | OR_GPCM_EHTR_SET)
  230. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  231. /* 127 64KB sectors and 8 8KB top sectors per device */
  232. #define CONFIG_SYS_MAX_FLASH_SECT 135
  233. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  234. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  235. /*
  236. * NAND Flash on the Local Bus
  237. */
  238. #define CONFIG_SYS_NAND_BASE 0xE0600000 /* 0xE0600000 */
  239. #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */
  240. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \
  241. | BR_DECC_CHK_GEN /* Use HW ECC */ \
  242. | BR_PS_8 /* 8 bit Port */ \
  243. | BR_MS_FCM /* MSEL = FCM */ \
  244. | BR_V) /* valid */
  245. #define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
  246. | OR_FCM_CSCT \
  247. | OR_FCM_CST \
  248. | OR_FCM_CHT \
  249. | OR_FCM_SCY_1 \
  250. | OR_FCM_TRLX \
  251. | OR_FCM_EHTR)
  252. /* 0xFFFF8396 */
  253. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
  254. #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
  255. #ifdef CONFIG_VSC7385_ENET
  256. #define CONFIG_TSEC2
  257. /* VSC7385 Base address on CS2 */
  258. #define CONFIG_SYS_VSC7385_BASE 0xF0000000
  259. #define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
  260. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
  261. | BR_PS_8 /* 8-bit port */ \
  262. | BR_MS_GPCM /* MSEL = GPCM */ \
  263. | BR_V) /* valid */
  264. /* 0xF0000801 */
  265. #define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
  266. | OR_GPCM_CSNT \
  267. | OR_GPCM_XACS \
  268. | OR_GPCM_SCY_15 \
  269. | OR_GPCM_SETA \
  270. | OR_GPCM_TRLX_SET \
  271. | OR_GPCM_EHTR_SET)
  272. /* 0xFFFE09FF */
  273. /* Access window base at VSC7385 base */
  274. #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
  275. /* Access window size 128K */
  276. #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
  277. /* The flash address and size of the VSC7385 firmware image */
  278. #define CONFIG_VSC7385_IMAGE 0xFE7FE000
  279. #define CONFIG_VSC7385_IMAGE_SIZE 8192
  280. #endif
  281. /*
  282. * Serial Port
  283. */
  284. #define CONFIG_CONS_INDEX 1
  285. #define CONFIG_SYS_NS16550
  286. #define CONFIG_SYS_NS16550_SERIAL
  287. #define CONFIG_SYS_NS16550_REG_SIZE 1
  288. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  289. #define CONFIG_SYS_BAUDRATE_TABLE \
  290. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  291. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  292. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  293. /* Use the HUSH parser */
  294. #define CONFIG_SYS_HUSH_PARSER
  295. /* Pass open firmware flat tree */
  296. #define CONFIG_OF_LIBFDT 1
  297. #define CONFIG_OF_BOARD_SETUP 1
  298. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  299. /* I2C */
  300. #define CONFIG_HARD_I2C /* I2C with hardware support */
  301. #define CONFIG_FSL_I2C
  302. #define CONFIG_I2C_MULTI_BUS
  303. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  304. #define CONFIG_SYS_I2C_SLAVE 0x7F
  305. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } /* Don't probe these addrs */
  306. #define CONFIG_SYS_I2C_OFFSET 0x3000
  307. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  308. /*
  309. * SPI on header J8
  310. *
  311. * WARNING: enabling this will break TSEC2 (connected to the Vitesse switch)
  312. * due to a pinmux conflict between GPIO9 (SPI chip select )and the TSEC2 pins.
  313. */
  314. #ifdef CONFIG_MPC8XXX_SPI
  315. #define CONFIG_CMD_SPI
  316. #define CONFIG_USE_SPIFLASH
  317. #define CONFIG_SPI_FLASH
  318. #define CONFIG_SPI_FLASH_SPANSION
  319. #define CONFIG_CMD_SF
  320. #endif
  321. /*
  322. * Board info - revision and where boot from
  323. */
  324. #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
  325. /*
  326. * Config on-board RTC
  327. */
  328. #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
  329. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  330. /*
  331. * General PCI
  332. * Addresses are mapped 1-1.
  333. */
  334. #define CONFIG_SYS_PCIE1_BASE 0xA0000000
  335. #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
  336. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
  337. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
  338. #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
  339. #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
  340. #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
  341. #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
  342. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
  343. /* enable PCIE clock */
  344. #define CONFIG_SYS_SCCR_PCIEXP1CM 1
  345. #define CONFIG_PCI
  346. #define CONFIG_PCIE
  347. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  348. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  349. #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
  350. /*
  351. * TSEC
  352. */
  353. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  354. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  355. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  356. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  357. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
  358. /*
  359. * TSEC ethernet configuration
  360. */
  361. #define CONFIG_MII 1 /* MII PHY management */
  362. #define CONFIG_TSEC1_NAME "eTSEC0"
  363. #define CONFIG_TSEC2_NAME "eTSEC1"
  364. #define TSEC1_PHY_ADDR 2
  365. #define TSEC2_PHY_ADDR 1
  366. #define TSEC1_PHYIDX 0
  367. #define TSEC2_PHYIDX 0
  368. #define TSEC1_FLAGS TSEC_GIGABIT
  369. #define TSEC2_FLAGS TSEC_GIGABIT
  370. /* Options are: eTSEC[0-1] */
  371. #define CONFIG_ETHPRIME "eTSEC0"
  372. /*
  373. * Environment
  374. */
  375. #define CONFIG_ENV_IS_IN_FLASH 1
  376. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
  377. CONFIG_SYS_MONITOR_LEN)
  378. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  379. #define CONFIG_ENV_SIZE 0x2000
  380. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  381. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  382. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  383. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  384. /*
  385. * BOOTP options
  386. */
  387. #define CONFIG_BOOTP_BOOTFILESIZE
  388. #define CONFIG_BOOTP_BOOTPATH
  389. #define CONFIG_BOOTP_GATEWAY
  390. #define CONFIG_BOOTP_HOSTNAME
  391. /*
  392. * Command line configuration.
  393. */
  394. #include <config_cmd_default.h>
  395. #define CONFIG_CMD_DATE
  396. #define CONFIG_CMD_DHCP
  397. #define CONFIG_CMD_I2C
  398. #define CONFIG_CMD_MII
  399. #define CONFIG_CMD_NET
  400. #define CONFIG_CMD_PCI
  401. #define CONFIG_CMD_PING
  402. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  403. /*
  404. * Miscellaneous configurable options
  405. */
  406. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  407. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  408. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  409. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  410. /* Print Buffer Size */
  411. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  412. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  413. /* Boot Argument Buffer Size */
  414. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  415. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  416. /*
  417. * For booting Linux, the board info and command line data
  418. * have to be in the first 256 MB of memory, since this is
  419. * the maximum mapped by the Linux kernel during initialization.
  420. */
  421. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
  422. /*
  423. * Core HID Setup
  424. */
  425. #define CONFIG_SYS_HID0_INIT 0x000000000
  426. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  427. HID0_ENABLE_INSTRUCTION_CACHE | \
  428. HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
  429. #define CONFIG_SYS_HID2 HID2_HBE
  430. /*
  431. * MMU Setup
  432. */
  433. /* DDR: cache cacheable */
  434. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
  435. BATL_MEMCOHERENCE)
  436. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \
  437. BATU_VS | BATU_VP)
  438. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  439. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  440. /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
  441. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \
  442. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  443. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \
  444. BATU_VP)
  445. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  446. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  447. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  448. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
  449. BATL_MEMCOHERENCE)
  450. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \
  451. BATU_VS | BATU_VP)
  452. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
  453. BATL_CACHEINHIBIT | \
  454. BATL_GUARDEDSTORAGE)
  455. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  456. /* Stack in dcache: cacheable, no memory coherence */
  457. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
  458. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
  459. BATU_VS | BATU_VP)
  460. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  461. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  462. /*
  463. * Environment Configuration
  464. */
  465. #define CONFIG_ENV_OVERWRITE
  466. #if defined(CONFIG_TSEC_ENET)
  467. #define CONFIG_HAS_ETH0
  468. #define CONFIG_HAS_ETH1
  469. #endif
  470. #define CONFIG_BAUDRATE 115200
  471. #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
  472. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  473. #define xstr(s) str(s)
  474. #define str(s) #s
  475. #define CONFIG_EXTRA_ENV_SETTINGS \
  476. "netdev=eth0\0" \
  477. "consoledev=ttyS0\0" \
  478. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  479. "nfsroot=${serverip}:${rootpath}\0" \
  480. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  481. "addip=setenv bootargs ${bootargs} " \
  482. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  483. ":${hostname}:${netdev}:off panic=1\0" \
  484. "addtty=setenv bootargs ${bootargs}" \
  485. " console=${consoledev},${baudrate}\0" \
  486. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  487. "addmisc=setenv bootargs ${bootargs}\0" \
  488. "kernel_addr=FE080000\0" \
  489. "fdt_addr=FE280000\0" \
  490. "ramdisk_addr=FE290000\0" \
  491. "u-boot=mpc8308rdb/u-boot.bin\0" \
  492. "kernel_addr_r=1000000\0" \
  493. "fdt_addr_r=C00000\0" \
  494. "hostname=mpc8308rdb\0" \
  495. "bootfile=mpc8308rdb/uImage\0" \
  496. "fdtfile=mpc8308rdb/mpc8308rdb.dtb\0" \
  497. "rootpath=/opt/eldk-4.2/ppc_6xx\0" \
  498. "flash_self=run ramargs addip addtty addmtd addmisc;" \
  499. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  500. "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
  501. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  502. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  503. "tftp ${fdt_addr_r} ${fdtfile};" \
  504. "run nfsargs addip addtty addmtd addmisc;" \
  505. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  506. "bootcmd=run flash_self\0" \
  507. "load=tftp ${loadaddr} ${u-boot}\0" \
  508. "update=protect off " xstr(CONFIG_SYS_MONITOR_BASE) \
  509. " +${filesize};era " xstr(CONFIG_SYS_MONITOR_BASE) \
  510. " +${filesize};cp.b ${fileaddr} " \
  511. xstr(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
  512. "upd=run load update\0" \
  513. #endif /* __CONFIG_H */