ddr-gen3.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/fsl_ddr_sdram.h>
  11. #include <asm/processor.h>
  12. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  13. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  14. #endif
  15. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  16. unsigned int ctrl_num)
  17. {
  18. unsigned int i;
  19. volatile ccsr_ddr_t *ddr;
  20. u32 temp_sdram_cfg;
  21. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  22. volatile ccsr_local_ecm_t *ecm = (void *)CONFIG_SYS_MPC85xx_ECM_ADDR;
  23. u32 total_gb_size_per_controller;
  24. #endif
  25. switch (ctrl_num) {
  26. case 0:
  27. ddr = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  28. break;
  29. case 1:
  30. ddr = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
  31. break;
  32. default:
  33. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  34. return;
  35. }
  36. out_be32(&ddr->eor, regs->ddr_eor);
  37. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  38. if (i == 0) {
  39. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  40. out_be32(&ddr->cs0_config, regs->cs[i].config);
  41. out_be32(&ddr->cs0_config_2, regs->cs[i].config_2);
  42. } else if (i == 1) {
  43. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  44. out_be32(&ddr->cs1_config, regs->cs[i].config);
  45. out_be32(&ddr->cs1_config_2, regs->cs[i].config_2);
  46. } else if (i == 2) {
  47. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  48. out_be32(&ddr->cs2_config, regs->cs[i].config);
  49. out_be32(&ddr->cs2_config_2, regs->cs[i].config_2);
  50. } else if (i == 3) {
  51. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  52. out_be32(&ddr->cs3_config, regs->cs[i].config);
  53. out_be32(&ddr->cs3_config_2, regs->cs[i].config_2);
  54. }
  55. }
  56. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  57. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  58. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  59. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  60. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  61. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  62. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  63. out_be32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  64. out_be32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  65. out_be32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  66. out_be32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  67. out_be32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  68. out_be32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  69. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  70. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  71. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  72. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  73. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  74. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  75. out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  76. out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  77. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  78. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  79. out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  80. out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  81. out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  82. out_be32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  83. out_be32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  84. out_be32(&ddr->err_disable, regs->err_disable);
  85. out_be32(&ddr->err_int_en, regs->err_int_en);
  86. for (i = 0; i < 32; i++)
  87. out_be32(&ddr->debug[i], regs->debug[i]);
  88. /* Set, but do not enable the memory */
  89. temp_sdram_cfg = regs->ddr_sdram_cfg;
  90. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  91. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  92. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  93. if (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  94. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2 & 0xf07fffff);
  95. out_be32(&ddr->debug[2], 0x00000400);
  96. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl & 0x7fffffff);
  97. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl & 0x7fffffff);
  98. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2 & 0xffffffeb);
  99. out_be32(&ddr->mtcr, 0);
  100. out_be32(&ddr->debug[12], 0x00000015);
  101. out_be32(&ddr->debug[21], 0x24000000);
  102. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval & 0xffff);
  103. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_BI | SDRAM_CFG_MEM_EN);
  104. asm volatile("sync;isync");
  105. while (!(in_be32(&ddr->debug[1]) & 0x2))
  106. ;
  107. switch (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  108. case 0x00000000:
  109. out_be32(&ddr->sdram_md_cntl,
  110. MD_CNTL_MD_EN |
  111. MD_CNTL_CS_SEL_CS0_CS1 |
  112. 0x04000000 |
  113. MD_CNTL_WRCW |
  114. MD_CNTL_MD_VALUE(0x02));
  115. break;
  116. case 0x00100000:
  117. out_be32(&ddr->sdram_md_cntl,
  118. MD_CNTL_MD_EN |
  119. MD_CNTL_CS_SEL_CS0_CS1 |
  120. 0x04000000 |
  121. MD_CNTL_WRCW |
  122. MD_CNTL_MD_VALUE(0x0a));
  123. break;
  124. case 0x00200000:
  125. out_be32(&ddr->sdram_md_cntl,
  126. MD_CNTL_MD_EN |
  127. MD_CNTL_CS_SEL_CS0_CS1 |
  128. 0x04000000 |
  129. MD_CNTL_WRCW |
  130. MD_CNTL_MD_VALUE(0x12));
  131. break;
  132. case 0x00300000:
  133. out_be32(&ddr->sdram_md_cntl,
  134. MD_CNTL_MD_EN |
  135. MD_CNTL_CS_SEL_CS0_CS1 |
  136. 0x04000000 |
  137. MD_CNTL_WRCW |
  138. MD_CNTL_MD_VALUE(0x1a));
  139. break;
  140. default:
  141. out_be32(&ddr->sdram_md_cntl,
  142. MD_CNTL_MD_EN |
  143. MD_CNTL_CS_SEL_CS0_CS1 |
  144. 0x04000000 |
  145. MD_CNTL_WRCW |
  146. MD_CNTL_MD_VALUE(0x02));
  147. printf("Unsupported RC10\n");
  148. break;
  149. }
  150. while (in_be32(&ddr->sdram_md_cntl) & 0x80000000)
  151. ;
  152. udelay(6);
  153. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  154. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  155. out_be32(&ddr->debug[2], 0x0);
  156. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  157. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  158. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  159. out_be32(&ddr->debug[12], 0x0);
  160. out_be32(&ddr->debug[21], 0x0);
  161. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  162. }
  163. #endif
  164. /*
  165. * For 8572 DDR1 erratum - DDR controller may enter illegal state
  166. * when operatiing in 32-bit bus mode with 4-beat bursts,
  167. * This erratum does not affect DDR3 mode, only for DDR2 mode.
  168. */
  169. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_115
  170. if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2)
  171. && in_be32(&ddr->sdram_cfg) & 0x80000) {
  172. /* set DEBUG_1[31] */
  173. setbits_be32(&ddr->debug[0], 1);
  174. }
  175. #endif
  176. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  177. /*
  178. * This is the combined workaround for DDR111 and DDR134
  179. * following the published errata for MPC8572
  180. */
  181. /* 1. Set EEBACR[3] */
  182. setbits_be32(&ecm->eebacr, 0x10000000);
  183. debug("Setting EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  184. /* 2. Set DINIT in SDRAM_CFG_2*/
  185. setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_D_INIT);
  186. debug("Setting sdram_cfg_2[D_INIT] to 0x%08x\n",
  187. in_be32(&ddr->sdram_cfg_2));
  188. /* 3. Set DEBUG_3[21] */
  189. setbits_be32(&ddr->debug[2], 0x400);
  190. debug("Setting DEBUG_3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  191. #endif /* part 1 of the workaound */
  192. /*
  193. * 500 painful micro-seconds must elapse between
  194. * the DDR clock setup and the DDR config enable.
  195. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  196. * we choose the max, that is 500 us for all of case.
  197. */
  198. udelay(500);
  199. asm volatile("sync;isync");
  200. /* Let the controller go */
  201. temp_sdram_cfg = in_be32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
  202. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  203. asm volatile("sync;isync");
  204. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  205. while (in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT)
  206. udelay(10000); /* throttle polling rate */
  207. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  208. /* continue this workaround */
  209. /* 4. Clear DEBUG3[21] */
  210. clrbits_be32(&ddr->debug[2], 0x400);
  211. debug("Clearing D3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  212. /* DDR134 workaround starts */
  213. /* A: Clear sdram_cfg_2[odt_cfg] */
  214. clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_ODT_CFG_MASK);
  215. debug("Clearing SDRAM_CFG2[ODT_CFG] to 0x%08x\n",
  216. in_be32(&ddr->sdram_cfg_2));
  217. /* B: Set DEBUG1[15] */
  218. setbits_be32(&ddr->debug[0], 0x10000);
  219. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  220. /* C: Set timing_cfg_2[cpo] to 0b11111 */
  221. setbits_be32(&ddr->timing_cfg_2, TIMING_CFG_2_CPO_MASK);
  222. debug("Setting TMING_CFG_2[CPO] to 0x%08x\n",
  223. in_be32(&ddr->timing_cfg_2));
  224. /* D: Set D6 to 0x9f9f9f9f */
  225. out_be32(&ddr->debug[5], 0x9f9f9f9f);
  226. debug("Setting D6 to 0x%08x\n", in_be32(&ddr->debug[5]));
  227. /* E: Set D7 to 0x9f9f9f9f */
  228. out_be32(&ddr->debug[6], 0x9f9f9f9f);
  229. debug("Setting D7 to 0x%08x\n", in_be32(&ddr->debug[6]));
  230. /* F: Set D2[20] */
  231. setbits_be32(&ddr->debug[1], 0x800);
  232. debug("Setting D2[20] to 0x%08x\n", in_be32(&ddr->debug[1]));
  233. /* G: Poll on D2[20] until cleared */
  234. while (in_be32(&ddr->debug[1]) & 0x800)
  235. udelay(10000); /* throttle polling rate */
  236. /* H: Clear D1[15] */
  237. clrbits_be32(&ddr->debug[0], 0x10000);
  238. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  239. /* I: Set sdram_cfg_2[odt_cfg] */
  240. setbits_be32(&ddr->sdram_cfg_2,
  241. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_ODT_CFG_MASK);
  242. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  243. /* Continuing with the DDR111 workaround */
  244. /* 5. Set D2[21] */
  245. setbits_be32(&ddr->debug[1], 0x400);
  246. debug("Setting D2[21] to 0x%08x\n", in_be32(&ddr->debug[1]));
  247. /* 6. Poll D2[21] until its cleared */
  248. while (in_be32(&ddr->debug[1]) & 0x400)
  249. udelay(10000); /* throttle polling rate */
  250. /* 7. Wait for 400ms/GB */
  251. total_gb_size_per_controller = 0;
  252. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  253. total_gb_size_per_controller +=
  254. ((regs->cs[i].bnds & 0xFFFF) >> 6)
  255. - (regs->cs[i].bnds >> 22) + 1;
  256. }
  257. if (in_be32(&ddr->sdram_cfg) & 0x80000)
  258. total_gb_size_per_controller <<= 1;
  259. debug("Wait for %d ms\n", total_gb_size_per_controller * 400);
  260. udelay(total_gb_size_per_controller * 400000);
  261. /* 8. Set sdram_cfg_2[dinit] if options requires */
  262. setbits_be32(&ddr->sdram_cfg_2,
  263. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_D_INIT);
  264. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  265. /* 9. Poll until dinit is cleared */
  266. while (in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT)
  267. udelay(10000);
  268. /* 10. Clear EEBACR[3] */
  269. clrbits_be32(&ecm->eebacr, 10000000);
  270. debug("Clearing EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  271. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 */
  272. }