s3c6400.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895
  1. /*
  2. * (C) Copyright 2007
  3. * Byungjae Lee, Samsung Erectronics, bjlee@samsung.com.
  4. * - only support for S3C6400
  5. *
  6. * (C) Copyright 2008
  7. * Guennadi Liakhovetki, DENX Software Engineering, <lg@denx.de>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /************************************************
  25. * NAME : s3c6400.h
  26. *
  27. * Based on S3C6400 User's manual Rev 0.0
  28. ************************************************/
  29. #ifndef __S3C6400_H__
  30. #define __S3C6400_H__
  31. #define S3C64XX_UART_CHANNELS 3
  32. #define S3C64XX_SPI_CHANNELS 2
  33. #include <asm/hardware.h>
  34. #define ELFIN_CLOCK_POWER_BASE 0x7e00f000
  35. /* Clock & Power Controller for mDirac3*/
  36. #define APLL_LOCK_OFFSET 0x00
  37. #define MPLL_LOCK_OFFSET 0x04
  38. #define EPLL_LOCK_OFFSET 0x08
  39. #define APLL_CON_OFFSET 0x0C
  40. #define MPLL_CON_OFFSET 0x10
  41. #define EPLL_CON0_OFFSET 0x14
  42. #define EPLL_CON1_OFFSET 0x18
  43. #define CLK_SRC_OFFSET 0x1C
  44. #define CLK_DIV0_OFFSET 0x20
  45. #define CLK_DIV1_OFFSET 0x24
  46. #define CLK_DIV2_OFFSET 0x28
  47. #define CLK_OUT_OFFSET 0x2C
  48. #define HCLK_GATE_OFFSET 0x30
  49. #define PCLK_GATE_OFFSET 0x34
  50. #define SCLK_GATE_OFFSET 0x38
  51. #define AHB_CON0_OFFSET 0x100
  52. #define AHB_CON1_OFFSET 0x104
  53. #define AHB_CON2_OFFSET 0x108
  54. #define SELECT_DMA_OFFSET 0x110
  55. #define SW_RST_OFFSET 0x114
  56. #define SYS_ID_OFFSET 0x118
  57. #define MEM_SYS_CFG_OFFSET 0x120
  58. #define QOS_OVERRIDE0_OFFSET 0x124
  59. #define QOS_OVERRIDE1_OFFSET 0x128
  60. #define MEM_CFG_STAT_OFFSET 0x12C
  61. #define PWR_CFG_OFFSET 0x804
  62. #define EINT_MASK_OFFSET 0x808
  63. #define NOR_CFG_OFFSET 0x810
  64. #define STOP_CFG_OFFSET 0x814
  65. #define SLEEP_CFG_OFFSET 0x818
  66. #define OSC_FREQ_OFFSET 0x820
  67. #define OSC_STABLE_OFFSET 0x824
  68. #define PWR_STABLE_OFFSET 0x828
  69. #define FPC_STABLE_OFFSET 0x82C
  70. #define MTC_STABLE_OFFSET 0x830
  71. #define OTHERS_OFFSET 0x900
  72. #define RST_STAT_OFFSET 0x904
  73. #define WAKEUP_STAT_OFFSET 0x908
  74. #define BLK_PWR_STAT_OFFSET 0x90C
  75. #define INF_REG0_OFFSET 0xA00
  76. #define INF_REG1_OFFSET 0xA04
  77. #define INF_REG2_OFFSET 0xA08
  78. #define INF_REG3_OFFSET 0xA0C
  79. #define INF_REG4_OFFSET 0xA10
  80. #define INF_REG5_OFFSET 0xA14
  81. #define INF_REG6_OFFSET 0xA18
  82. #define INF_REG7_OFFSET 0xA1C
  83. #define OSC_CNT_VAL_OFFSET 0x824
  84. #define PWR_CNT_VAL_OFFSET 0x828
  85. #define FPC_CNT_VAL_OFFSET 0x82C
  86. #define MTC_CNT_VAL_OFFSET 0x830
  87. #define APLL_LOCK_REG __REG(ELFIN_CLOCK_POWER_BASE + APLL_LOCK_OFFSET)
  88. #define MPLL_LOCK_REG __REG(ELFIN_CLOCK_POWER_BASE + MPLL_LOCK_OFFSET)
  89. #define EPLL_LOCK_REG __REG(ELFIN_CLOCK_POWER_BASE + EPLL_LOCK_OFFSET)
  90. #define APLL_CON_REG __REG(ELFIN_CLOCK_POWER_BASE + APLL_CON_OFFSET)
  91. #define MPLL_CON_REG __REG(ELFIN_CLOCK_POWER_BASE + MPLL_CON_OFFSET)
  92. #define EPLL_CON0_REG __REG(ELFIN_CLOCK_POWER_BASE + EPLL_CON0_OFFSET)
  93. #define EPLL_CON1_REG __REG(ELFIN_CLOCK_POWER_BASE + EPLL_CON1_OFFSET)
  94. #define CLK_SRC_REG __REG(ELFIN_CLOCK_POWER_BASE + CLK_SRC_OFFSET)
  95. #define CLK_DIV0_REG __REG(ELFIN_CLOCK_POWER_BASE + CLK_DIV0_OFFSET)
  96. #define CLK_DIV1_REG __REG(ELFIN_CLOCK_POWER_BASE + CLK_DIV1_OFFSET)
  97. #define CLK_DIV2_REG __REG(ELFIN_CLOCK_POWER_BASE + CLK_DIV2_OFFSET)
  98. #define CLK_OUT_REG __REG(ELFIN_CLOCK_POWER_BASE + CLK_OUT_OFFSET)
  99. #define HCLK_GATE_REG __REG(ELFIN_CLOCK_POWER_BASE + HCLK_GATE_OFFSET)
  100. #define PCLK_GATE_REG __REG(ELFIN_CLOCK_POWER_BASE + PCLK_GATE_OFFSET)
  101. #define SCLK_GATE_REG __REG(ELFIN_CLOCK_POWER_BASE + SCLK_GATE_OFFSET)
  102. #define AHB_CON0_REG __REG(ELFIN_CLOCK_POWER_BASE + AHB_CON0_OFFSET)
  103. #define AHB_CON1_REG __REG(ELFIN_CLOCK_POWER_BASE + AHB_CON1_OFFSET)
  104. #define AHB_CON2_REG __REG(ELFIN_CLOCK_POWER_BASE + AHB_CON2_OFFSET)
  105. #define SELECT_DMA_REG __REG(ELFIN_CLOCK_POWER_BASE + \
  106. SELECT_DMA_OFFSET)
  107. #define SW_RST_REG __REG(ELFIN_CLOCK_POWER_BASE + SW_RST_OFFSET)
  108. #define SYS_ID_REG __REG(ELFIN_CLOCK_POWER_BASE + SYS_ID_OFFSET)
  109. #define MEM_SYS_CFG_REG __REG(ELFIN_CLOCK_POWER_BASE + \
  110. MEM_SYS_CFG_OFFSET)
  111. #define QOS_OVERRIDE0_REG __REG(ELFIN_CLOCK_POWER_BASE + \
  112. QOS_OVERRIDE0_OFFSET)
  113. #define QOS_OVERRIDE1_REG __REG(ELFIN_CLOCK_POWER_BASE + \
  114. QOS_OVERRIDE1_OFFSET)
  115. #define MEM_CFG_STAT_REG __REG(ELFIN_CLOCK_POWER_BASE + \
  116. MEM_CFG_STAT_OFFSET)
  117. #define PWR_CFG_REG __REG(ELFIN_CLOCK_POWER_BASE + PWR_CFG_OFFSET)
  118. #define EINT_MASK_REG __REG(ELFIN_CLOCK_POWER_BASE + EINT_MASK_OFFSET)
  119. #define NOR_CFG_REG __REG(ELFIN_CLOCK_POWER_BASE + NOR_CFG_OFFSET)
  120. #define STOP_CFG_REG __REG(ELFIN_CLOCK_POWER_BASE + STOP_CFG_OFFSET)
  121. #define SLEEP_CFG_REG __REG(ELFIN_CLOCK_POWER_BASE + SLEEP_CFG_OFFSET)
  122. #define OSC_FREQ_REG __REG(ELFIN_CLOCK_POWER_BASE + OSC_FREQ_OFFSET)
  123. #define OSC_CNT_VAL_REG __REG(ELFIN_CLOCK_POWER_BASE + \
  124. OSC_CNT_VAL_OFFSET)
  125. #define PWR_CNT_VAL_REG __REG(ELFIN_CLOCK_POWER_BASE + \
  126. PWR_CNT_VAL_OFFSET)
  127. #define FPC_CNT_VAL_REG __REG(ELFIN_CLOCK_POWER_BASE + \
  128. FPC_CNT_VAL_OFFSET)
  129. #define MTC_CNT_VAL_REG __REG(ELFIN_CLOCK_POWER_BASE + \
  130. MTC_CNT_VAL_OFFSET)
  131. #define OTHERS_REG __REG(ELFIN_CLOCK_POWER_BASE + OTHERS_OFFSET)
  132. #define RST_STAT_REG __REG(ELFIN_CLOCK_POWER_BASE + RST_STAT_OFFSET)
  133. #define WAKEUP_STAT_REG __REG(ELFIN_CLOCK_POWER_BASE + \
  134. WAKEUP_STAT_OFFSET)
  135. #define BLK_PWR_STAT_REG __REG(ELFIN_CLOCK_POWER_BASE + \
  136. BLK_PWR_STAT_OFFSET)
  137. #define INF_REG0_REG __REG(ELFIN_CLOCK_POWER_BASE + INF_REG0_OFFSET)
  138. #define INF_REG1_REG __REG(ELFIN_CLOCK_POWER_BASE + INF_REG1_OFFSET)
  139. #define INF_REG2_REG __REG(ELFIN_CLOCK_POWER_BASE + INF_REG2_OFFSET)
  140. #define INF_REG3_REG __REG(ELFIN_CLOCK_POWER_BASE + INF_REG3_OFFSET)
  141. #define INF_REG4_REG __REG(ELFIN_CLOCK_POWER_BASE + INF_REG4_OFFSET)
  142. #define INF_REG5_REG __REG(ELFIN_CLOCK_POWER_BASE + INF_REG5_OFFSET)
  143. #define INF_REG6_REG __REG(ELFIN_CLOCK_POWER_BASE + INF_REG6_OFFSET)
  144. #define INF_REG7_REG __REG(ELFIN_CLOCK_POWER_BASE + INF_REG7_OFFSET)
  145. #define APLL_LOCK (ELFIN_CLOCK_POWER_BASE + APLL_LOCK_OFFSET)
  146. #define MPLL_LOCK (ELFIN_CLOCK_POWER_BASE + MPLL_LOCK_OFFSET)
  147. #define EPLL_LOCK (ELFIN_CLOCK_POWER_BASE + EPLL_LOCK_OFFSET)
  148. #define APLL_CON (ELFIN_CLOCK_POWER_BASE + APLL_CON_OFFSET)
  149. #define MPLL_CON (ELFIN_CLOCK_POWER_BASE + MPLL_CON_OFFSET)
  150. #define EPLL_CON0 (ELFIN_CLOCK_POWER_BASE + EPLL_CON0_OFFSET)
  151. #define EPLL_CON1 (ELFIN_CLOCK_POWER_BASE + EPLL_CON1_OFFSET)
  152. #define CLK_SRC (ELFIN_CLOCK_POWER_BASE + CLK_SRC_OFFSET)
  153. #define CLK_DIV0 (ELFIN_CLOCK_POWER_BASE + CLK_DIV0_OFFSET)
  154. #define CLK_DIV1 (ELFIN_CLOCK_POWER_BASE + CLK_DIV1_OFFSET)
  155. #define CLK_DIV2 (ELFIN_CLOCK_POWER_BASE + CLK_DIV2_OFFSET)
  156. #define CLK_OUT (ELFIN_CLOCK_POWER_BASE + CLK_OUT_OFFSET)
  157. #define HCLK_GATE (ELFIN_CLOCK_POWER_BASE + HCLK_GATE_OFFSET)
  158. #define PCLK_GATE (ELFIN_CLOCK_POWER_BASE + PCLK_GATE_OFFSET)
  159. #define SCLK_GATE (ELFIN_CLOCK_POWER_BASE + SCLK_GATE_OFFSET)
  160. #define AHB_CON0 (ELFIN_CLOCK_POWER_BASE + AHB_CON0_OFFSET)
  161. #define AHB_CON1 (ELFIN_CLOCK_POWER_BASE + AHB_CON1_OFFSET)
  162. #define AHB_CON2 (ELFIN_CLOCK_POWER_BASE + AHB_CON2_OFFSET)
  163. #define SELECT_DMA (ELFIN_CLOCK_POWER_BASE + SELECT_DMA_OFFSET)
  164. #define SW_RST (ELFIN_CLOCK_POWER_BASE + SW_RST_OFFSET)
  165. #define SYS_ID (ELFIN_CLOCK_POWER_BASE + SYS_ID_OFFSET)
  166. #define MEM_SYS_CFG (ELFIN_CLOCK_POWER_BASE + MEM_SYS_CFG_OFFSET)
  167. #define QOS_OVERRIDE0 (ELFIN_CLOCK_POWER_BASE + QOS_OVERRIDE0_OFFSET)
  168. #define QOS_OVERRIDE1 (ELFIN_CLOCK_POWER_BASE + QOS_OVERRIDE1_OFFSET)
  169. #define MEM_CFG_STAT (ELFIN_CLOCK_POWER_BASE + MEM_CFG_STAT_OFFSET)
  170. #define PWR_CFG (ELFIN_CLOCK_POWER_BASE + PWR_CFG_OFFSET)
  171. #define EINT_MASK (ELFIN_CLOCK_POWER_BASE + EINT_MASK_OFFSET)
  172. #define NOR_CFG (ELFIN_CLOCK_POWER_BASE + NOR_CFG_OFFSET)
  173. #define STOP_CFG (ELFIN_CLOCK_POWER_BASE + STOP_CFG_OFFSET)
  174. #define SLEEP_CFG (ELFIN_CLOCK_POWER_BASE + SLEEP_CFG_OFFSET)
  175. #define OSC_FREQ (ELFIN_CLOCK_POWER_BASE + OSC_FREQ_OFFSET)
  176. #define OSC_CNT_VAL (ELFIN_CLOCK_POWER_BASE + OSC_CNT_VAL_OFFSET)
  177. #define PWR_CNT_VAL (ELFIN_CLOCK_POWER_BASE + PWR_CNT_VAL_OFFSET)
  178. #define FPC_CNT_VAL (ELFIN_CLOCK_POWER_BASE + FPC_CNT_VAL_OFFSET)
  179. #define MTC_CNT_VAL (ELFIN_CLOCK_POWER_BASE + MTC_CNT_VAL_OFFSET)
  180. #define OTHERS (ELFIN_CLOCK_POWER_BASE + OTHERS_OFFSET)
  181. #define RST_STAT (ELFIN_CLOCK_POWER_BASE + RST_STAT_OFFSET)
  182. #define WAKEUP_STAT (ELFIN_CLOCK_POWER_BASE + WAKEUP_STAT_OFFSET)
  183. #define BLK_PWR_STAT (ELFIN_CLOCK_POWER_BASE + BLK_PWR_STAT_OFFSET)
  184. #define INF_REG0 (ELFIN_CLOCK_POWER_BASE + INF_REG0_OFFSET)
  185. #define INF_REG1 (ELFIN_CLOCK_POWER_BASE + INF_REG1_OFFSET)
  186. #define INF_REG2 (ELFIN_CLOCK_POWER_BASE + INF_REG2_OFFSET)
  187. #define INF_REG3 (ELFIN_CLOCK_POWER_BASE + INF_REG3_OFFSET)
  188. #define INF_REG4 (ELFIN_CLOCK_POWER_BASE + INF_REG4_OFFSET)
  189. #define INF_REG5 (ELFIN_CLOCK_POWER_BASE + INF_REG5_OFFSET)
  190. #define INF_REG6 (ELFIN_CLOCK_POWER_BASE + INF_REG6_OFFSET)
  191. #define INF_REG7 (ELFIN_CLOCK_POWER_BASE + INF_REG7_OFFSET)
  192. /*
  193. * GPIO
  194. */
  195. #define ELFIN_GPIO_BASE 0x7f008000
  196. #define GPACON_OFFSET 0x00
  197. #define GPADAT_OFFSET 0x04
  198. #define GPAPUD_OFFSET 0x08
  199. #define GPACONSLP_OFFSET 0x0C
  200. #define GPAPUDSLP_OFFSET 0x10
  201. #define GPBCON_OFFSET 0x20
  202. #define GPBDAT_OFFSET 0x24
  203. #define GPBPUD_OFFSET 0x28
  204. #define GPBCONSLP_OFFSET 0x2C
  205. #define GPBPUDSLP_OFFSET 0x30
  206. #define GPCCON_OFFSET 0x40
  207. #define GPCDAT_OFFSET 0x44
  208. #define GPCPUD_OFFSET 0x48
  209. #define GPCCONSLP_OFFSET 0x4C
  210. #define GPCPUDSLP_OFFSET 0x50
  211. #define GPDCON_OFFSET 0x60
  212. #define GPDDAT_OFFSET 0x64
  213. #define GPDPUD_OFFSET 0x68
  214. #define GPDCONSLP_OFFSET 0x6C
  215. #define GPDPUDSLP_OFFSET 0x70
  216. #define GPECON_OFFSET 0x80
  217. #define GPEDAT_OFFSET 0x84
  218. #define GPEPUD_OFFSET 0x88
  219. #define GPECONSLP_OFFSET 0x8C
  220. #define GPEPUDSLP_OFFSET 0x90
  221. #define GPFCON_OFFSET 0xA0
  222. #define GPFDAT_OFFSET 0xA4
  223. #define GPFPUD_OFFSET 0xA8
  224. #define GPFCONSLP_OFFSET 0xAC
  225. #define GPFPUDSLP_OFFSET 0xB0
  226. #define GPGCON_OFFSET 0xC0
  227. #define GPGDAT_OFFSET 0xC4
  228. #define GPGPUD_OFFSET 0xC8
  229. #define GPGCONSLP_OFFSET 0xCC
  230. #define GPGPUDSLP_OFFSET 0xD0
  231. #define GPHCON0_OFFSET 0xE0
  232. #define GPHCON1_OFFSET 0xE4
  233. #define GPHDAT_OFFSET 0xE8
  234. #define GPHPUD_OFFSET 0xEC
  235. #define GPHCONSLP_OFFSET 0xF0
  236. #define GPHPUDSLP_OFFSET 0xF4
  237. #define GPICON_OFFSET 0x100
  238. #define GPIDAT_OFFSET 0x104
  239. #define GPIPUD_OFFSET 0x108
  240. #define GPICONSLP_OFFSET 0x10C
  241. #define GPIPUDSLP_OFFSET 0x110
  242. #define GPJCON_OFFSET 0x120
  243. #define GPJDAT_OFFSET 0x124
  244. #define GPJPUD_OFFSET 0x128
  245. #define GPJCONSLP_OFFSET 0x12C
  246. #define GPJPUDSLP_OFFSET 0x130
  247. #define MEM0DRVCON_OFFSET 0x1D0
  248. #define MEM1DRVCON_OFFSET 0x1D4
  249. #define GPKCON0_OFFSET 0x800
  250. #define GPKCON1_OFFSET 0x804
  251. #define GPKDAT_OFFSET 0x808
  252. #define GPKPUD_OFFSET 0x80C
  253. #define GPLCON0_OFFSET 0x810
  254. #define GPLCON1_OFFSET 0x814
  255. #define GPLDAT_OFFSET 0x818
  256. #define GPLPUD_OFFSET 0x81C
  257. #define GPMCON_OFFSET 0x820
  258. #define GPMDAT_OFFSET 0x824
  259. #define GPMPUD_OFFSET 0x828
  260. #define GPNCON_OFFSET 0x830
  261. #define GPNDAT_OFFSET 0x834
  262. #define GPNPUD_OFFSET 0x838
  263. #define GPOCON_OFFSET 0x140
  264. #define GPODAT_OFFSET 0x144
  265. #define GPOPUD_OFFSET 0x148
  266. #define GPOCONSLP_OFFSET 0x14C
  267. #define GPOPUDSLP_OFFSET 0x150
  268. #define GPPCON_OFFSET 0x160
  269. #define GPPDAT_OFFSET 0x164
  270. #define GPPPUD_OFFSET 0x168
  271. #define GPPCONSLP_OFFSET 0x16C
  272. #define GPPPUDSLP_OFFSET 0x170
  273. #define GPQCON_OFFSET 0x180
  274. #define GPQDAT_OFFSET 0x184
  275. #define GPQPUD_OFFSET 0x188
  276. #define GPQCONSLP_OFFSET 0x18C
  277. #define GPQPUDSLP_OFFSET 0x190
  278. #define EINTPEND_OFFSET 0x924
  279. #define GPACON_REG __REG(ELFIN_GPIO_BASE + GPACON_OFFSET)
  280. #define GPADAT_REG __REG(ELFIN_GPIO_BASE + GPADAT_OFFSET)
  281. #define GPAPUD_REG __REG(ELFIN_GPIO_BASE + GPAPUD_OFFSET)
  282. #define GPACONSLP_REG __REG(ELFIN_GPIO_BASE + GPACONSLP_OFFSET)
  283. #define GPAPUDSLP_REG __REG(ELFIN_GPIO_BASE + GPAPUDSLP_OFFSET)
  284. #define GPBCON_REG __REG(ELFIN_GPIO_BASE + GPBCON_OFFSET)
  285. #define GPBDAT_REG __REG(ELFIN_GPIO_BASE + GPBDAT_OFFSET)
  286. #define GPBPUD_REG __REG(ELFIN_GPIO_BASE + GPBPUD_OFFSET)
  287. #define GPBCONSLP_REG __REG(ELFIN_GPIO_BASE + GPBCONSLP_OFFSET)
  288. #define GPBPUDSLP_REG __REG(ELFIN_GPIO_BASE + GPBPUDSLP_OFFSET)
  289. #define GPCCON_REG __REG(ELFIN_GPIO_BASE + GPCCON_OFFSET)
  290. #define GPCDAT_REG __REG(ELFIN_GPIO_BASE + GPCDAT_OFFSET)
  291. #define GPCPUD_REG __REG(ELFIN_GPIO_BASE + GPCPUD_OFFSET)
  292. #define GPCCONSLP_REG __REG(ELFIN_GPIO_BASE + GPCCONSLP_OFFSET)
  293. #define GPCPUDSLP_REG __REG(ELFIN_GPIO_BASE + GPCPUDSLP_OFFSET)
  294. #define GPDCON_REG __REG(ELFIN_GPIO_BASE + GPDCON_OFFSET)
  295. #define GPDDAT_REG __REG(ELFIN_GPIO_BASE + GPDDAT_OFFSET)
  296. #define GPDPUD_REG __REG(ELFIN_GPIO_BASE + GPDPUD_OFFSET)
  297. #define GPDCONSLP_REG __REG(ELFIN_GPIO_BASE + GPDCONSLP_OFFSET)
  298. #define GPDPUDSLP_REG __REG(ELFIN_GPIO_BASE + GPDPUDSLP_OFFSET)
  299. #define GPECON_REG __REG(ELFIN_GPIO_BASE + GPECON_OFFSET)
  300. #define GPEDAT_REG __REG(ELFIN_GPIO_BASE + GPEDAT_OFFSET)
  301. #define GPEPUD_REG __REG(ELFIN_GPIO_BASE + GPEPUD_OFFSET)
  302. #define GPECONSLP_REG __REG(ELFIN_GPIO_BASE + GPECONSLP_OFFSET)
  303. #define GPEPUDSLP_REG __REG(ELFIN_GPIO_BASE + GPEPUDSLP_OFFSET)
  304. #define GPFCON_REG __REG(ELFIN_GPIO_BASE + GPFCON_OFFSET)
  305. #define GPFDAT_REG __REG(ELFIN_GPIO_BASE + GPFDAT_OFFSET)
  306. #define GPFPUD_REG __REG(ELFIN_GPIO_BASE + GPFPUD_OFFSET)
  307. #define GPFCONSLP_REG __REG(ELFIN_GPIO_BASE + GPFCONSLP_OFFSET)
  308. #define GPFPUDSLP_REG __REG(ELFIN_GPIO_BASE + GPFPUDSLP_OFFSET)
  309. #define GPGCON_REG __REG(ELFIN_GPIO_BASE + GPGCON_OFFSET)
  310. #define GPGDAT_REG __REG(ELFIN_GPIO_BASE + GPGDAT_OFFSET)
  311. #define GPGPUD_REG __REG(ELFIN_GPIO_BASE + GPGPUD_OFFSET)
  312. #define GPGCONSLP_REG __REG(ELFIN_GPIO_BASE + GPGCONSLP_OFFSET)
  313. #define GPGPUDSLP_REG __REG(ELFIN_GPIO_BASE + GPGPUDSLP_OFFSET)
  314. #define GPHCON0_REG __REG(ELFIN_GPIO_BASE + GPHCON0_OFFSET)
  315. #define GPHCON1_REG __REG(ELFIN_GPIO_BASE + GPHCON1_OFFSET)
  316. #define GPHDAT_REG __REG(ELFIN_GPIO_BASE + GPHDAT_OFFSET)
  317. #define GPHPUD_REG __REG(ELFIN_GPIO_BASE + GPHPUD_OFFSET)
  318. #define GPHCONSLP_REG __REG(ELFIN_GPIO_BASE + GPHCONSLP_OFFSET)
  319. #define GPHPUDSLP_REG __REG(ELFIN_GPIO_BASE + GPHPUDSLP_OFFSET)
  320. #define GPICON_REG __REG(ELFIN_GPIO_BASE + GPICON_OFFSET)
  321. #define GPIDAT_REG __REG(ELFIN_GPIO_BASE + GPIDAT_OFFSET)
  322. #define GPIPUD_REG __REG(ELFIN_GPIO_BASE + GPIPUD_OFFSET)
  323. #define GPICONSLP_REG __REG(ELFIN_GPIO_BASE + GPICONSLP_OFFSET)
  324. #define GPIPUDSLP_REG __REG(ELFIN_GPIO_BASE + GPIPUDSLP_OFFSET)
  325. #define GPJCON_REG __REG(ELFIN_GPIO_BASE + GPJCON_OFFSET)
  326. #define GPJDAT_REG __REG(ELFIN_GPIO_BASE + GPJDAT_OFFSET)
  327. #define GPJPUD_REG __REG(ELFIN_GPIO_BASE + GPJPUD_OFFSET)
  328. #define GPJCONSLP_REG __REG(ELFIN_GPIO_BASE + GPJCONSLP_OFFSET)
  329. #define GPJPUDSLP_REG __REG(ELFIN_GPIO_BASE + GPJPUDSLP_OFFSET)
  330. #define GPKCON0_REG __REG(ELFIN_GPIO_BASE + GPKCON0_OFFSET)
  331. #define GPKCON1_REG __REG(ELFIN_GPIO_BASE + GPKCON1_OFFSET)
  332. #define GPKDAT_REG __REG(ELFIN_GPIO_BASE + GPKDAT_OFFSET)
  333. #define GPKPUD_REG __REG(ELFIN_GPIO_BASE + GPKPUD_OFFSET)
  334. #define GPLCON0_REG __REG(ELFIN_GPIO_BASE + GPLCON0_OFFSET)
  335. #define GPLCON1_REG __REG(ELFIN_GPIO_BASE + GPLCON1_OFFSET)
  336. #define GPLDAT_REG __REG(ELFIN_GPIO_BASE + GPLDAT_OFFSET)
  337. #define GPLPUD_REG __REG(ELFIN_GPIO_BASE + GPLPUD_OFFSET)
  338. #define GPMCON_REG __REG(ELFIN_GPIO_BASE + GPMCON_OFFSET)
  339. #define GPMDAT_REG __REG(ELFIN_GPIO_BASE + GPMDAT_OFFSET)
  340. #define GPMPUD_REG __REG(ELFIN_GPIO_BASE + GPMPUD_OFFSET)
  341. #define GPNCON_REG __REG(ELFIN_GPIO_BASE + GPNCON_OFFSET)
  342. #define GPNDAT_REG __REG(ELFIN_GPIO_BASE + GPNDAT_OFFSET)
  343. #define GPNPUD_REG __REG(ELFIN_GPIO_BASE + GPNPUD_OFFSET)
  344. #define GPOCON_REG __REG(ELFIN_GPIO_BASE + GPOCON_OFFSET)
  345. #define GPODAT_REG __REG(ELFIN_GPIO_BASE + GPODAT_OFFSET)
  346. #define GPOPUD_REG __REG(ELFIN_GPIO_BASE + GPOPUD_OFFSET)
  347. #define GPOCONSLP_REG __REG(ELFIN_GPIO_BASE + GPOCONSLP_OFFSET)
  348. #define GPOPUDSLP_REG __REG(ELFIN_GPIO_BASE + GPOPUDSLP_OFFSET)
  349. #define GPPCON_REG __REG(ELFIN_GPIO_BASE + GPPCON_OFFSET)
  350. #define GPPDAT_REG __REG(ELFIN_GPIO_BASE + GPPDAT_OFFSET)
  351. #define GPPPUD_REG __REG(ELFIN_GPIO_BASE + GPPPUD_OFFSET)
  352. #define GPPCONSLP_REG __REG(ELFIN_GPIO_BASE + GPPCONSLP_OFFSET)
  353. #define GPPPUDSLP_REG __REG(ELFIN_GPIO_BASE + GPPPUDSLP_OFFSET)
  354. #define GPQCON_REG __REG(ELFIN_GPIO_BASE + GPQCON_OFFSET)
  355. #define GPQDAT_REG __REG(ELFIN_GPIO_BASE + GPQDAT_OFFSET)
  356. #define GPQPUD_REG __REG(ELFIN_GPIO_BASE + GPQPUD_OFFSET)
  357. #define GPQCONSLP_REG __REG(ELFIN_GPIO_BASE + GPQCONSLP_OFFSET)
  358. #define GPQPUDSLP_REG __REG(ELFIN_GPIO_BASE + GPQPUDSLP_OFFSET)
  359. /*
  360. * Bus Matrix
  361. */
  362. #define ELFIN_MEM_SYS_CFG 0x7e00f120
  363. #define S3C64XX_MEM_SYS_CFG_16BIT (1 << 12)
  364. #define S3C64XX_MEM_SYS_CFG_NAND 0x0008
  365. #define S3C64XX_MEM_SYS_CFG_ONENAND S3C64XX_MEM_SYS_CFG_16BIT
  366. #define GPACON (ELFIN_GPIO_BASE + GPACON_OFFSET)
  367. #define GPADAT (ELFIN_GPIO_BASE + GPADAT_OFFSET)
  368. #define GPAPUD (ELFIN_GPIO_BASE + GPAPUD_OFFSET)
  369. #define GPACONSLP (ELFIN_GPIO_BASE + GPACONSLP_OFFSET)
  370. #define GPAPUDSLP (ELFIN_GPIO_BASE + GPAPUDSLP_OFFSET)
  371. #define GPBCON (ELFIN_GPIO_BASE + GPBCON_OFFSET)
  372. #define GPBDAT (ELFIN_GPIO_BASE + GPBDAT_OFFSET)
  373. #define GPBPUD (ELFIN_GPIO_BASE + GPBPUD_OFFSET)
  374. #define GPBCONSLP (ELFIN_GPIO_BASE + GPBCONSLP_OFFSET)
  375. #define GPBPUDSLP (ELFIN_GPIO_BASE + GPBPUDSLP_OFFSET)
  376. #define GPCCON (ELFIN_GPIO_BASE + GPCCON_OFFSET)
  377. #define GPCDAT (ELFIN_GPIO_BASE + GPCDAT_OFFSET)
  378. #define GPCPUD (ELFIN_GPIO_BASE + GPCPUD_OFFSET)
  379. #define GPCCONSLP (ELFIN_GPIO_BASE + GPCCONSLP_OFFSET)
  380. #define GPCPUDSLP (ELFIN_GPIO_BASE + GPCPUDSLP_OFFSET)
  381. #define GPDCON (ELFIN_GPIO_BASE + GPDCON_OFFSET)
  382. #define GPDDAT (ELFIN_GPIO_BASE + GPDDAT_OFFSET)
  383. #define GPDPUD (ELFIN_GPIO_BASE + GPDPUD_OFFSET)
  384. #define GPDCONSLP (ELFIN_GPIO_BASE + GPDCONSLP_OFFSET)
  385. #define GPDPUDSLP (ELFIN_GPIO_BASE + GPDPUDSLP_OFFSET)
  386. #define GPECON (ELFIN_GPIO_BASE + GPECON_OFFSET)
  387. #define GPEDAT (ELFIN_GPIO_BASE + GPEDAT_OFFSET)
  388. #define GPEPUD (ELFIN_GPIO_BASE + GPEPUD_OFFSET)
  389. #define GPECONSLP (ELFIN_GPIO_BASE + GPECONSLP_OFFSET)
  390. #define GPEPUDSLP (ELFIN_GPIO_BASE + GPEPUDSLP_OFFSET)
  391. #define GPFCON (ELFIN_GPIO_BASE + GPFCON_OFFSET)
  392. #define GPFDAT (ELFIN_GPIO_BASE + GPFDAT_OFFSET)
  393. #define GPFPUD (ELFIN_GPIO_BASE + GPFPUD_OFFSET)
  394. #define GPFCONSLP (ELFIN_GPIO_BASE + GPFCONSLP_OFFSET)
  395. #define GPFPUDSLP (ELFIN_GPIO_BASE + GPFPUDSLP_OFFSET)
  396. #define GPGCON (ELFIN_GPIO_BASE + GPGCON_OFFSET)
  397. #define GPGDAT (ELFIN_GPIO_BASE + GPGDAT_OFFSET)
  398. #define GPGPUD (ELFIN_GPIO_BASE + GPGPUD_OFFSET)
  399. #define GPGCONSLP (ELFIN_GPIO_BASE + GPGCONSLP_OFFSET)
  400. #define GPGPUDSLP (ELFIN_GPIO_BASE + GPGPUDSLP_OFFSET)
  401. #define GPHCON0 (ELFIN_GPIO_BASE + GPHCON0_OFFSET)
  402. #define GPHCON1 (ELFIN_GPIO_BASE + GPHCON1_OFFSET)
  403. #define GPHDAT (ELFIN_GPIO_BASE + GPHDAT_OFFSET)
  404. #define GPHPUD (ELFIN_GPIO_BASE + GPHPUD_OFFSET)
  405. #define GPHCONSLP (ELFIN_GPIO_BASE + GPHCONSLP_OFFSET)
  406. #define GPHPUDSLP (ELFIN_GPIO_BASE + GPHPUDSLP_OFFSET)
  407. #define GPICON (ELFIN_GPIO_BASE + GPICON_OFFSET)
  408. #define GPIDAT (ELFIN_GPIO_BASE + GPIDAT_OFFSET)
  409. #define GPIPUD (ELFIN_GPIO_BASE + GPIPUD_OFFSET)
  410. #define GPICONSLP (ELFIN_GPIO_BASE + GPICONSLP_OFFSET)
  411. #define GPIPUDSLP (ELFIN_GPIO_BASE + GPIPUDSLP_OFFSET)
  412. #define GPJCON (ELFIN_GPIO_BASE + GPJCON_OFFSET)
  413. #define GPJDAT (ELFIN_GPIO_BASE + GPJDAT_OFFSET)
  414. #define GPJPUD (ELFIN_GPIO_BASE + GPJPUD_OFFSET)
  415. #define GPJCONSLP (ELFIN_GPIO_BASE + GPJCONSLP_OFFSET)
  416. #define GPJPUDSLP (ELFIN_GPIO_BASE + GPJPUDSLP_OFFSET)
  417. #define GPKCON0 (ELFIN_GPIO_BASE + GPKCON0_OFFSET)
  418. #define GPKCON1 (ELFIN_GPIO_BASE + GPKCON1_OFFSET)
  419. #define GPKDAT (ELFIN_GPIO_BASE + GPKDAT_OFFSET)
  420. #define GPKPUD (ELFIN_GPIO_BASE + GPKPUD_OFFSET)
  421. #define GPLCON0 (ELFIN_GPIO_BASE + GPLCON0_OFFSET)
  422. #define GPLCON1 (ELFIN_GPIO_BASE + GPLCON1_OFFSET)
  423. #define GPLDAT (ELFIN_GPIO_BASE + GPLDAT_OFFSET)
  424. #define GPLPUD (ELFIN_GPIO_BASE + GPLPUD_OFFSET)
  425. #define GPMCON (ELFIN_GPIO_BASE + GPMCON_OFFSET)
  426. #define GPMDAT (ELFIN_GPIO_BASE + GPMDAT_OFFSET)
  427. #define GPMPUD (ELFIN_GPIO_BASE + GPMPUD_OFFSET)
  428. #define GPNCON (ELFIN_GPIO_BASE + GPNCON_OFFSET)
  429. #define GPNDAT (ELFIN_GPIO_BASE + GPNDAT_OFFSET)
  430. #define GPNPUD (ELFIN_GPIO_BASE + GPNPUD_OFFSET)
  431. #define GPOCON (ELFIN_GPIO_BASE + GPOCON_OFFSET)
  432. #define GPODAT (ELFIN_GPIO_BASE + GPODAT_OFFSET)
  433. #define GPOPUD (ELFIN_GPIO_BASE + GPOPUD_OFFSET)
  434. #define GPOCONSLP (ELFIN_GPIO_BASE + GPOCONSLP_OFFSET)
  435. #define GPOPUDSLP (ELFIN_GPIO_BASE + GPOPUDSLP_OFFSET)
  436. #define GPPCON (ELFIN_GPIO_BASE + GPPCON_OFFSET)
  437. #define GPPDAT (ELFIN_GPIO_BASE + GPPDAT_OFFSET)
  438. #define GPPPUD (ELFIN_GPIO_BASE + GPPPUD_OFFSET)
  439. #define GPPCONSLP (ELFIN_GPIO_BASE + GPPCONSLP_OFFSET)
  440. #define GPPPUDSLP (ELFIN_GPIO_BASE + GPPPUDSLP_OFFSET)
  441. #define GPQCON (ELFIN_GPIO_BASE + GPQCON_OFFSET)
  442. #define GPQDAT (ELFIN_GPIO_BASE + GPQDAT_OFFSET)
  443. #define GPQPUD (ELFIN_GPIO_BASE + GPQPUD_OFFSET)
  444. #define GPQCONSLP (ELFIN_GPIO_BASE + GPQCONSLP_OFFSET)
  445. #define GPQPUDSLP (ELFIN_GPIO_BASE + GPQPUDSLP_OFFSET)
  446. /*
  447. * Memory controller
  448. */
  449. #define ELFIN_SROM_BASE 0x70000000
  450. #define SROM_BW_REG __REG(ELFIN_SROM_BASE + 0x0)
  451. #define SROM_BC0_REG __REG(ELFIN_SROM_BASE + 0x4)
  452. #define SROM_BC1_REG __REG(ELFIN_SROM_BASE + 0x8)
  453. #define SROM_BC2_REG __REG(ELFIN_SROM_BASE + 0xC)
  454. #define SROM_BC3_REG __REG(ELFIN_SROM_BASE + 0x10)
  455. #define SROM_BC4_REG __REG(ELFIN_SROM_BASE + 0x14)
  456. #define SROM_BC5_REG __REG(ELFIN_SROM_BASE + 0x18)
  457. /*
  458. * SDRAM Controller
  459. */
  460. #define ELFIN_DMC0_BASE 0x7e000000
  461. #define ELFIN_DMC1_BASE 0x7e001000
  462. #define INDEX_DMC_MEMC_STATUS 0x00
  463. #define INDEX_DMC_MEMC_CMD 0x04
  464. #define INDEX_DMC_DIRECT_CMD 0x08
  465. #define INDEX_DMC_MEMORY_CFG 0x0C
  466. #define INDEX_DMC_REFRESH_PRD 0x10
  467. #define INDEX_DMC_CAS_LATENCY 0x14
  468. #define INDEX_DMC_T_DQSS 0x18
  469. #define INDEX_DMC_T_MRD 0x1C
  470. #define INDEX_DMC_T_RAS 0x20
  471. #define INDEX_DMC_T_RC 0x24
  472. #define INDEX_DMC_T_RCD 0x28
  473. #define INDEX_DMC_T_RFC 0x2C
  474. #define INDEX_DMC_T_RP 0x30
  475. #define INDEX_DMC_T_RRD 0x34
  476. #define INDEX_DMC_T_WR 0x38
  477. #define INDEX_DMC_T_WTR 0x3C
  478. #define INDEX_DMC_T_XP 0x40
  479. #define INDEX_DMC_T_XSR 0x44
  480. #define INDEX_DMC_T_ESR 0x48
  481. #define INDEX_DMC_MEMORY_CFG2 0x4C
  482. #define INDEX_DMC_CHIP_0_CFG 0x200
  483. #define INDEX_DMC_CHIP_1_CFG 0x204
  484. #define INDEX_DMC_CHIP_2_CFG 0x208
  485. #define INDEX_DMC_CHIP_3_CFG 0x20C
  486. #define INDEX_DMC_USER_STATUS 0x300
  487. #define INDEX_DMC_USER_CONFIG 0x304
  488. /*
  489. * Memory Chip direct command
  490. */
  491. #define DMC_NOP0 0x0c0000
  492. #define DMC_NOP1 0x1c0000
  493. #define DMC_PA0 0x000000 /* Precharge all */
  494. #define DMC_PA1 0x100000
  495. #define DMC_AR0 0x040000 /* Autorefresh */
  496. #define DMC_AR1 0x140000
  497. #define DMC_SDR_MR0 0x080032 /* MRS, CAS 3, Burst Length 4 */
  498. #define DMC_SDR_MR1 0x180032
  499. #define DMC_DDR_MR0 0x080162
  500. #define DMC_DDR_MR1 0x180162
  501. #define DMC_mDDR_MR0 0x080032 /* CAS 3, Burst Length 4 */
  502. #define DMC_mDDR_MR1 0x180032
  503. #define DMC_mSDR_EMR0 0x0a0000 /* EMRS, DS:Full, PASR:Full Array */
  504. #define DMC_mSDR_EMR1 0x1a0000
  505. #define DMC_DDR_EMR0 0x090000
  506. #define DMC_DDR_EMR1 0x190000
  507. #define DMC_mDDR_EMR0 0x0a0000 /* DS:Full, PASR:Full Array */
  508. #define DMC_mDDR_EMR1 0x1a0000
  509. /*
  510. * Definitions for memory configuration
  511. * Set memory configuration
  512. * active_chips = 1'b0 (1 chip)
  513. * qos_master_chip = 3'b000(ARID[3:0])
  514. * memory burst = 3'b010(burst 4)
  515. * stop_mem_clock = 1'b0(disable dynamical stop)
  516. * auto_power_down = 1'b0(disable auto power-down mode)
  517. * power_down_prd = 6'b00_0000(0 cycle for auto power-down)
  518. * ap_bit = 1'b0 (bit position of auto-precharge is 10)
  519. * row_bits = 3'b010(# row address 13)
  520. * column_bits = 3'b010(# column address 10 )
  521. *
  522. * Set user configuration
  523. * 2'b10=SDRAM/mSDRAM, 2'b11=DDR, 2'b01=mDDR
  524. *
  525. * Set chip select for chip [n]
  526. * row bank control, bank address 0x3000_0000 ~ 0x37ff_ffff
  527. * CHIP_[n]_CFG=0x30F8, 30: ADDR[31:24], F8: Mask[31:24]
  528. */
  529. /*
  530. * Nand flash controller
  531. */
  532. #define ELFIN_NAND_BASE 0x70200000
  533. #define NFCONF_OFFSET 0x00
  534. #define NFCONT_OFFSET 0x04
  535. #define NFCMMD_OFFSET 0x08
  536. #define NFADDR_OFFSET 0x0c
  537. #define NFDATA_OFFSET 0x10
  538. #define NFMECCDATA0_OFFSET 0x14
  539. #define NFMECCDATA1_OFFSET 0x18
  540. #define NFSECCDATA0_OFFSET 0x1c
  541. #define NFSBLK_OFFSET 0x20
  542. #define NFEBLK_OFFSET 0x24
  543. #define NFSTAT_OFFSET 0x28
  544. #define NFESTAT0_OFFSET 0x2c
  545. #define NFESTAT1_OFFSET 0x30
  546. #define NFMECC0_OFFSET 0x34
  547. #define NFMECC1_OFFSET 0x38
  548. #define NFSECC_OFFSET 0x3c
  549. #define NFMLCBITPT_OFFSET 0x40
  550. #define NFCONF (ELFIN_NAND_BASE + NFCONF_OFFSET)
  551. #define NFCONT (ELFIN_NAND_BASE + NFCONT_OFFSET)
  552. #define NFCMMD (ELFIN_NAND_BASE + NFCMMD_OFFSET)
  553. #define NFADDR (ELFIN_NAND_BASE + NFADDR_OFFSET)
  554. #define NFDATA (ELFIN_NAND_BASE + NFDATA_OFFSET)
  555. #define NFMECCDATA0 (ELFIN_NAND_BASE + NFMECCDATA0_OFFSET)
  556. #define NFMECCDATA1 (ELFIN_NAND_BASE + NFMECCDATA1_OFFSET)
  557. #define NFSECCDATA0 (ELFIN_NAND_BASE + NFSECCDATA0_OFFSET)
  558. #define NFSBLK (ELFIN_NAND_BASE + NFSBLK_OFFSET)
  559. #define NFEBLK (ELFIN_NAND_BASE + NFEBLK_OFFSET)
  560. #define NFSTAT (ELFIN_NAND_BASE + NFSTAT_OFFSET)
  561. #define NFESTAT0 (ELFIN_NAND_BASE + NFESTAT0_OFFSET)
  562. #define NFESTAT1 (ELFIN_NAND_BASE + NFESTAT1_OFFSET)
  563. #define NFMECC0 (ELFIN_NAND_BASE + NFMECC0_OFFSET)
  564. #define NFMECC1 (ELFIN_NAND_BASE + NFMECC1_OFFSET)
  565. #define NFSECC (ELFIN_NAND_BASE + NFSECC_OFFSET)
  566. #define NFMLCBITPT (ELFIN_NAND_BASE + NFMLCBITPT_OFFSET)
  567. #define NFCONF_REG __REG(ELFIN_NAND_BASE + NFCONF_OFFSET)
  568. #define NFCONT_REG __REG(ELFIN_NAND_BASE + NFCONT_OFFSET)
  569. #define NFCMD_REG __REG(ELFIN_NAND_BASE + NFCMMD_OFFSET)
  570. #define NFADDR_REG __REG(ELFIN_NAND_BASE + NFADDR_OFFSET)
  571. #define NFDATA_REG __REG(ELFIN_NAND_BASE + NFDATA_OFFSET)
  572. #define NFDATA8_REG __REGb(ELFIN_NAND_BASE + NFDATA_OFFSET)
  573. #define NFMECCDATA0_REG __REG(ELFIN_NAND_BASE + NFMECCDATA0_OFFSET)
  574. #define NFMECCDATA1_REG __REG(ELFIN_NAND_BASE + NFMECCDATA1_OFFSET)
  575. #define NFSECCDATA0_REG __REG(ELFIN_NAND_BASE + NFSECCDATA0_OFFSET)
  576. #define NFSBLK_REG __REG(ELFIN_NAND_BASE + NFSBLK_OFFSET)
  577. #define NFEBLK_REG __REG(ELFIN_NAND_BASE + NFEBLK_OFFSET)
  578. #define NFSTAT_REG __REG(ELFIN_NAND_BASE + NFSTAT_OFFSET)
  579. #define NFESTAT0_REG __REG(ELFIN_NAND_BASE + NFESTAT0_OFFSET)
  580. #define NFESTAT1_REG __REG(ELFIN_NAND_BASE + NFESTAT1_OFFSET)
  581. #define NFMECC0_REG __REG(ELFIN_NAND_BASE + NFMECC0_OFFSET)
  582. #define NFMECC1_REG __REG(ELFIN_NAND_BASE + NFMECC1_OFFSET)
  583. #define NFSECC_REG __REG(ELFIN_NAND_BASE + NFSECC_OFFSET)
  584. #define NFMLCBITPT_REG __REG(ELFIN_NAND_BASE + NFMLCBITPT_OFFSET)
  585. #define NFCONF_ECC_4BIT (1<<24)
  586. #define NFCONT_ECC_ENC (1<<18)
  587. #define NFCONT_WP (1<<16)
  588. #define NFCONT_MECCLOCK (1<<7)
  589. #define NFCONT_SECCLOCK (1<<6)
  590. #define NFCONT_INITMECC (1<<5)
  591. #define NFCONT_INITSECC (1<<4)
  592. #define NFCONT_INITECC (NFCONT_INITMECC | NFCONT_INITSECC)
  593. #define NFCONT_CS_ALT (1<<2)
  594. #define NFCONT_CS (1<<1)
  595. #define NFCONT_ENABLE (1<<0)
  596. #define NFSTAT_ECCENCDONE (1<<7)
  597. #define NFSTAT_ECCDECDONE (1<<6)
  598. #define NFSTAT_RnB (1<<0)
  599. #define NFESTAT0_ECCBUSY (1<<31)
  600. /*
  601. * Interrupt
  602. */
  603. #define ELFIN_VIC0_BASE_ADDR 0x71200000
  604. #define ELFIN_VIC1_BASE_ADDR 0x71300000
  605. #define oINTMOD 0x0C /* VIC INT SELECT (IRQ or FIQ) */
  606. #define oINTUNMSK 0x10 /* VIC INT EN (write 1 to unmask) */
  607. #define oINTMSK 0x14 /* VIC INT EN CLEAR (write 1 to mask) */
  608. #define oINTSUBMSK 0x1C /* VIC SOFT INT CLEAR */
  609. #define oVECTADDR 0xF00 /* VIC ADDRESS */
  610. /*
  611. * Watchdog timer
  612. */
  613. #define ELFIN_WATCHDOG_BASE 0x7E004000
  614. #define WTCON_REG __REG(0x7E004004)
  615. #define WTDAT_REG __REG(0x7E004008)
  616. #define WTCNT_REG __REG(0x7E00400C)
  617. /*
  618. * UART
  619. */
  620. #define ELFIN_UART_BASE 0x7F005000
  621. #define ELFIN_UART0_OFFSET 0x0000
  622. #define ELFIN_UART1_OFFSET 0x0400
  623. #define ELFIN_UART2_OFFSET 0x0800
  624. #define ULCON_OFFSET 0x00
  625. #define UCON_OFFSET 0x04
  626. #define UFCON_OFFSET 0x08
  627. #define UMCON_OFFSET 0x0C
  628. #define UTRSTAT_OFFSET 0x10
  629. #define UERSTAT_OFFSET 0x14
  630. #define UFSTAT_OFFSET 0x18
  631. #define UMSTAT_OFFSET 0x1C
  632. #define UTXH_OFFSET 0x20
  633. #define URXH_OFFSET 0x24
  634. #define UBRDIV_OFFSET 0x28
  635. #define UDIVSLOT_OFFSET 0x2C
  636. #define UINTP_OFFSET 0x30
  637. #define UINTSP_OFFSET 0x34
  638. #define UINTM_OFFSET 0x38
  639. #define ULCON0_REG __REG(0x7F005000)
  640. #define UCON0_REG __REG(0x7F005004)
  641. #define UFCON0_REG __REG(0x7F005008)
  642. #define UMCON0_REG __REG(0x7F00500C)
  643. #define UTRSTAT0_REG __REG(0x7F005010)
  644. #define UERSTAT0_REG __REG(0x7F005014)
  645. #define UFSTAT0_REG __REG(0x7F005018)
  646. #define UMSTAT0_REG __REG(0x7F00501c)
  647. #define UTXH0_REG __REG(0x7F005020)
  648. #define URXH0_REG __REG(0x7F005024)
  649. #define UBRDIV0_REG __REG(0x7F005028)
  650. #define UDIVSLOT0_REG __REG(0x7F00502c)
  651. #define UINTP0_REG __REG(0x7F005030)
  652. #define UINTSP0_REG __REG(0x7F005034)
  653. #define UINTM0_REG __REG(0x7F005038)
  654. #define ULCON1_REG __REG(0x7F005400)
  655. #define UCON1_REG __REG(0x7F005404)
  656. #define UFCON1_REG __REG(0x7F005408)
  657. #define UMCON1_REG __REG(0x7F00540C)
  658. #define UTRSTAT1_REG __REG(0x7F005410)
  659. #define UERSTAT1_REG __REG(0x7F005414)
  660. #define UFSTAT1_REG __REG(0x7F005418)
  661. #define UMSTAT1_REG __REG(0x7F00541c)
  662. #define UTXH1_REG __REG(0x7F005420)
  663. #define URXH1_REG __REG(0x7F005424)
  664. #define UBRDIV1_REG __REG(0x7F005428)
  665. #define UDIVSLOT1_REG __REG(0x7F00542c)
  666. #define UINTP1_REG __REG(0x7F005430)
  667. #define UINTSP1_REG __REG(0x7F005434)
  668. #define UINTM1_REG __REG(0x7F005438)
  669. #define UTRSTAT_TX_EMPTY (1 << 2)
  670. #define UTRSTAT_RX_READY (1 << 0)
  671. #define UART_ERR_MASK 0xF
  672. /*
  673. * PWM timer
  674. */
  675. #define ELFIN_TIMER_BASE 0x7F006000
  676. #define TCFG0_REG __REG(0x7F006000)
  677. #define TCFG1_REG __REG(0x7F006004)
  678. #define TCON_REG __REG(0x7F006008)
  679. #define TCNTB0_REG __REG(0x7F00600c)
  680. #define TCMPB0_REG __REG(0x7F006010)
  681. #define TCNTO0_REG __REG(0x7F006014)
  682. #define TCNTB1_REG __REG(0x7F006018)
  683. #define TCMPB1_REG __REG(0x7F00601c)
  684. #define TCNTO1_REG __REG(0x7F006020)
  685. #define TCNTB2_REG __REG(0x7F006024)
  686. #define TCMPB2_REG __REG(0x7F006028)
  687. #define TCNTO2_REG __REG(0x7F00602c)
  688. #define TCNTB3_REG __REG(0x7F006030)
  689. #define TCMPB3_REG __REG(0x7F006034)
  690. #define TCNTO3_REG __REG(0x7F006038)
  691. #define TCNTB4_REG __REG(0x7F00603c)
  692. #define TCNTO4_REG __REG(0x7F006040)
  693. /* Fields */
  694. #define fTCFG0_DZONE Fld(8, 16) /* the dead zone length (=timer 0) */
  695. #define fTCFG0_PRE1 Fld(8, 8) /* prescaler value for time 2,3,4 */
  696. #define fTCFG0_PRE0 Fld(8, 0) /* prescaler value for time 0,1 */
  697. #define fTCFG1_MUX4 Fld(4, 16)
  698. /* bits */
  699. #define TCFG0_DZONE(x) FInsrt((x), fTCFG0_DZONE)
  700. #define TCFG0_PRE1(x) FInsrt((x), fTCFG0_PRE1)
  701. #define TCFG0_PRE0(x) FInsrt((x), fTCFG0_PRE0)
  702. #define TCON_4_AUTO (1 << 22) /* auto reload on/off for Timer 4 */
  703. #define TCON_4_UPDATE (1 << 21) /* manual Update TCNTB4 */
  704. #define TCON_4_ONOFF (1 << 20) /* 0: Stop, 1: start Timer 4 */
  705. #define COUNT_4_ON (TCON_4_ONOFF * 1)
  706. #define COUNT_4_OFF (TCON_4_ONOFF * 0)
  707. #define TCON_3_AUTO (1 << 19) /* auto reload on/off for Timer 3 */
  708. #define TIMER3_ATLOAD_ON (TCON_3_AUTO * 1)
  709. #define TIMER3_ATLAOD_OFF FClrBit(TCON, TCON_3_AUTO)
  710. #define TCON_3_INVERT (1 << 18) /* 1: Inverter on for TOUT3 */
  711. #define TIMER3_IVT_ON (TCON_3_INVERT * 1)
  712. #define TIMER3_IVT_OFF (FClrBit(TCON, TCON_3_INVERT))
  713. #define TCON_3_MAN (1 << 17) /* manual Update TCNTB3,TCMPB3 */
  714. #define TIMER3_MANUP (TCON_3_MAN*1)
  715. #define TIMER3_NOP (FClrBit(TCON, TCON_3_MAN))
  716. #define TCON_3_ONOFF (1 << 16) /* 0: Stop, 1: start Timer 3 */
  717. #define TIMER3_ON (TCON_3_ONOFF * 1)
  718. #define TIMER3_OFF (FClrBit(TCON, TCON_3_ONOFF))
  719. #if defined(CONFIG_CLK_400_100_50)
  720. #define STARTUP_AMDIV 400
  721. #define STARTUP_MDIV 400
  722. #define STARTUP_PDIV 6
  723. #define STARTUP_SDIV 1
  724. #elif defined(CONFIG_CLK_400_133_66)
  725. #define STARTUP_AMDIV 400
  726. #define STARTUP_MDIV 533
  727. #define STARTUP_PDIV 6
  728. #define STARTUP_SDIV 1
  729. #elif defined(CONFIG_CLK_533_133_66)
  730. #define STARTUP_AMDIV 533
  731. #define STARTUP_MDIV 533
  732. #define STARTUP_PDIV 6
  733. #define STARTUP_SDIV 1
  734. #elif defined(CONFIG_CLK_667_133_66)
  735. #define STARTUP_AMDIV 667
  736. #define STARTUP_MDIV 533
  737. #define STARTUP_PDIV 6
  738. #define STARTUP_SDIV 1
  739. #endif
  740. #define STARTUP_PCLKDIV 3
  741. #define STARTUP_HCLKX2DIV 1
  742. #define STARTUP_HCLKDIV 1
  743. #define STARTUP_MPLLDIV 1
  744. #define STARTUP_APLLDIV 0
  745. #define CLK_DIV_VAL ((STARTUP_PCLKDIV << 12) | (STARTUP_HCLKX2DIV << 9) | \
  746. (STARTUP_HCLKDIV << 8) | (STARTUP_MPLLDIV<<4) | STARTUP_APLLDIV)
  747. #define MPLL_VAL ((1 << 31) | (STARTUP_MDIV << 16) | \
  748. (STARTUP_PDIV << 8) | STARTUP_SDIV)
  749. #define STARTUP_MPLL (((CONFIG_SYS_CLK_FREQ >> STARTUP_SDIV) / \
  750. STARTUP_PDIV) * STARTUP_MDIV)
  751. #if defined(CONFIG_SYNC_MODE)
  752. #define APLL_VAL ((1 << 31) | (STARTUP_MDIV << 16) | \
  753. (STARTUP_PDIV << 8) | STARTUP_SDIV)
  754. #define STARTUP_APLL (((CONFIG_SYS_CLK_FREQ >> STARTUP_SDIV) / \
  755. STARTUP_PDIV) * STARTUP_MDIV)
  756. #define STARTUP_HCLK (STARTUP_MPLL / (STARTUP_HCLKX2DIV + 1) / \
  757. (STARTUP_HCLKDIV + 1))
  758. #else
  759. #define APLL_VAL ((1 << 31) | (STARTUP_AMDIV << 16) | \
  760. (STARTUP_PDIV << 8) | STARTUP_SDIV)
  761. #define STARTUP_APLL (((CONFIG_SYS_CLK_FREQ >> STARTUP_SDIV) / \
  762. STARTUP_PDIV) * STARTUP_AMDIV)
  763. #define STARTUP_HCLK (STARTUP_MPLL / (STARTUP_HCLKX2DIV + 1) / \
  764. (STARTUP_HCLKDIV + 1))
  765. #endif
  766. /*-----------------------------------------------------------------------
  767. * Physical Memory Map
  768. */
  769. #define DMC1_MEM_CFG 0x80010012 /* Chip1, Burst4, Row/Column bit */
  770. #define DMC1_MEM_CFG2 0xB45
  771. #define DMC1_CHIP0_CFG 0x150F8 /* 0x4000_0000 ~ 0x43ff_ffff (64MB) */
  772. #define DMC_DDR_32_CFG 0x0 /* 32bit, DDR */
  773. /* Memory Parameters */
  774. /* DDR Parameters */
  775. #define DDR_tREFRESH 7800 /* ns */
  776. #define DDR_tRAS 45 /* ns (min: 45ns)*/
  777. #define DDR_tRC 68 /* ns (min: 67.5ns)*/
  778. #define DDR_tRCD 23 /* ns (min: 22.5ns)*/
  779. #define DDR_tRFC 80 /* ns (min: 80ns)*/
  780. #define DDR_tRP 23 /* ns (min: 22.5ns)*/
  781. #define DDR_tRRD 15 /* ns (min: 15ns)*/
  782. #define DDR_tWR 15 /* ns (min: 15ns)*/
  783. #define DDR_tXSR 120 /* ns (min: 120ns)*/
  784. #define DDR_CASL 3 /* CAS Latency 3 */
  785. /*
  786. * mDDR memory configuration
  787. */
  788. #define NS_TO_CLK(t) ((STARTUP_HCLK / 1000 * (t) - 1) / 1000000)
  789. #define DMC_DDR_BA_EMRS 2
  790. #define DMC_DDR_MEM_CASLAT 3
  791. /* 6 Set Cas Latency to 3 */
  792. #define DMC_DDR_CAS_LATENCY (DDR_CASL << 1)
  793. /* Min 0.75 ~ 1.25 */
  794. #define DMC_DDR_t_DQSS 1
  795. /* Min 2 tck */
  796. #define DMC_DDR_t_MRD 2
  797. /* 7, Min 45ns */
  798. #define DMC_DDR_t_RAS (NS_TO_CLK(DDR_tRAS) + 1)
  799. /* 10, Min 67.5ns */
  800. #define DMC_DDR_t_RC (NS_TO_CLK(DDR_tRC) + 1)
  801. /* 4,5(TRM), Min 22.5ns */
  802. #define DMC_DDR_t_RCD (NS_TO_CLK(DDR_tRCD) + 1)
  803. #define DMC_DDR_schedule_RCD ((DMC_DDR_t_RCD - 3) << 3)
  804. /* 11,18(TRM) Min 80ns */
  805. #define DMC_DDR_t_RFC (NS_TO_CLK(DDR_tRFC) + 1)
  806. #define DMC_DDR_schedule_RFC ((DMC_DDR_t_RFC - 3) << 5)
  807. /* 4, 5(TRM) Min 22.5ns */
  808. #define DMC_DDR_t_RP (NS_TO_CLK(DDR_tRP) + 1)
  809. #define DMC_DDR_schedule_RP ((DMC_DDR_t_RP - 3) << 3)
  810. /* 3, Min 15ns */
  811. #define DMC_DDR_t_RRD (NS_TO_CLK(DDR_tRRD) + 1)
  812. /* Min 15ns */
  813. #define DMC_DDR_t_WR (NS_TO_CLK(DDR_tWR) + 1)
  814. #define DMC_DDR_t_WTR 2
  815. /* 1tck + tIS(1.5ns) */
  816. #define DMC_DDR_t_XP 2
  817. /* 17, Min 120ns */
  818. #define DMC_DDR_t_XSR (NS_TO_CLK(DDR_tXSR) + 1)
  819. #define DMC_DDR_t_ESR DMC_DDR_t_XSR
  820. /* TRM 2656 */
  821. #define DMC_DDR_REFRESH_PRD (NS_TO_CLK(DDR_tREFRESH))
  822. /* 2b01 : mDDR */
  823. #define DMC_DDR_USER_CONFIG 1
  824. #ifndef __ASSEMBLY__
  825. enum s3c64xx_uarts_nr {
  826. S3C64XX_UART0,
  827. S3C64XX_UART1,
  828. S3C64XX_UART2,
  829. };
  830. #include "s3c64x0.h"
  831. static inline s3c64xx_uart *s3c64xx_get_base_uart(enum s3c64xx_uarts_nr nr)
  832. {
  833. return (s3c64xx_uart *)(ELFIN_UART_BASE + (nr * 0x400));
  834. }
  835. #endif
  836. #endif /*__S3C6400_H__*/