cpu.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * (C) Copyright 2000-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * CPU specific code for the MPC825x / MPC826x / MPC827x / MPC828x
  25. *
  26. * written or collected and sometimes rewritten by
  27. * Magnus Damm <damm@bitsmart.com>
  28. *
  29. * modified by
  30. * Wolfgang Denk <wd@denx.de>
  31. *
  32. * modified for 8260 by
  33. * Murray Jensen <Murray.Jensen@cmst.csiro.au>
  34. *
  35. * added 8260 masks by
  36. * Marius Groeger <mag@sysgo.de>
  37. *
  38. * added HiP7 (824x/827x/8280) processors support by
  39. * Yuli Barcohen <yuli@arabellasw.com>
  40. */
  41. #include <common.h>
  42. #include <watchdog.h>
  43. #include <command.h>
  44. #include <mpc8260.h>
  45. #include <asm/processor.h>
  46. #include <asm/cpm_8260.h>
  47. #if defined(CONFIG_OF_LIBFDT)
  48. #include <libfdt.h>
  49. #include <libfdt_env.h>
  50. #include <fdt_support.h>
  51. #endif
  52. DECLARE_GLOBAL_DATA_PTR;
  53. #if defined(CONFIG_GET_CPU_STR_F)
  54. extern int get_cpu_str_f (char *buf);
  55. #endif
  56. int checkcpu (void)
  57. {
  58. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  59. ulong clock = gd->cpu_clk;
  60. uint pvr = get_pvr ();
  61. uint immr, rev, m, k;
  62. char buf[32];
  63. puts ("CPU: ");
  64. switch (pvr) {
  65. case PVR_8260:
  66. case PVR_8260_HIP3:
  67. k = 3;
  68. break;
  69. case PVR_8260_HIP4:
  70. k = 4;
  71. break;
  72. case PVR_8260_HIP7R1:
  73. case PVR_8260_HIP7RA:
  74. case PVR_8260_HIP7:
  75. k = 7;
  76. break;
  77. default:
  78. return -1; /* whoops! not an MPC8260 */
  79. }
  80. rev = pvr & 0xff;
  81. immr = immap->im_memctl.memc_immr;
  82. if ((immr & IMMR_ISB_MSK) != CFG_IMMR)
  83. return -1; /* whoops! someone moved the IMMR */
  84. #if defined(CONFIG_GET_CPU_STR_F)
  85. get_cpu_str_f (buf);
  86. printf ("%s (HiP%d Rev %02x, Mask ", buf, k, rev);
  87. #else
  88. printf (CPU_ID_STR " (HiP%d Rev %02x, Mask ", k, rev);
  89. #endif
  90. /*
  91. * the bottom 16 bits of the immr are the Part Number and Mask Number
  92. * (4-34); the 16 bits at PROFF_REVNUM (0x8af0) in dual port ram is the
  93. * RISC Microcode Revision Number (13-10).
  94. * For the 8260, Motorola doesn't include the Microcode Revision
  95. * in the mask.
  96. */
  97. m = immr & (IMMR_PARTNUM_MSK | IMMR_MASKNUM_MSK);
  98. k = *((ushort *) & immap->im_dprambase[PROFF_REVNUM]);
  99. switch (m) {
  100. case 0x0000:
  101. puts ("0.2 2J24M");
  102. break;
  103. case 0x0010:
  104. puts ("A.0 K22A");
  105. break;
  106. case 0x0011:
  107. puts ("A.1 1K22A-XC");
  108. break;
  109. case 0x0001:
  110. puts ("B.1 1K23A");
  111. break;
  112. case 0x0021:
  113. puts ("B.2 2K23A-XC");
  114. break;
  115. case 0x0023:
  116. puts ("B.3 3K23A");
  117. break;
  118. case 0x0024:
  119. puts ("C.2 6K23A");
  120. break;
  121. case 0x0060:
  122. puts ("A.0(A) 2K25A");
  123. break;
  124. case 0x0062:
  125. puts ("B.1 4K25A");
  126. break;
  127. case 0x0064:
  128. puts ("C.0 5K25A");
  129. break;
  130. case 0x0A00:
  131. puts ("0.0 0K49M");
  132. break;
  133. case 0x0A01:
  134. puts ("0.1 1K49M");
  135. break;
  136. case 0x0A10:
  137. puts ("1.0 1K49M");
  138. break;
  139. case 0x0C00:
  140. puts ("0.0 0K50M");
  141. break;
  142. case 0x0C10:
  143. puts ("1.0 1K50M");
  144. break;
  145. case 0x0D00:
  146. puts ("0.0 0K50M");
  147. break;
  148. case 0x0D10:
  149. puts ("1.0 1K50M");
  150. break;
  151. default:
  152. printf ("unknown [immr=0x%04x,k=0x%04x]", m, k);
  153. break;
  154. }
  155. printf (") at %s MHz\n", strmhz (buf, clock));
  156. return 0;
  157. }
  158. /* ------------------------------------------------------------------------- */
  159. /* configures a UPM by writing into the UPM RAM array */
  160. /* uses bank 11 and a dummy physical address (=BRx_BA_MSK) */
  161. /* NOTE: the physical address chosen must not overlap into any other area */
  162. /* mapped by the memory controller because bank 11 has the lowest priority */
  163. void upmconfig (uint upm, uint * table, uint size)
  164. {
  165. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  166. volatile memctl8260_t *memctl = &immap->im_memctl;
  167. volatile uchar *dummy = (uchar *) BRx_BA_MSK; /* set all BA bits */
  168. uint i;
  169. /* first set up bank 11 to reference the correct UPM at a dummy address */
  170. memctl->memc_or11 = ORxU_AM_MSK; /* set all AM bits */
  171. switch (upm) {
  172. case UPMA:
  173. memctl->memc_br11 =
  174. ((uint)dummy & BRx_BA_MSK) | BRx_PS_32 | BRx_MS_UPMA |
  175. BRx_V;
  176. memctl->memc_mamr = MxMR_OP_WARR;
  177. break;
  178. case UPMB:
  179. memctl->memc_br11 =
  180. ((uint)dummy & BRx_BA_MSK) | BRx_PS_32 | BRx_MS_UPMB |
  181. BRx_V;
  182. memctl->memc_mbmr = MxMR_OP_WARR;
  183. break;
  184. case UPMC:
  185. memctl->memc_br11 =
  186. ((uint)dummy & BRx_BA_MSK) | BRx_PS_32 | BRx_MS_UPMC |
  187. BRx_V;
  188. memctl->memc_mcmr = MxMR_OP_WARR;
  189. break;
  190. default:
  191. panic ("upmconfig passed invalid UPM number (%u)\n", upm);
  192. break;
  193. }
  194. /*
  195. * at this point, the dummy address is set up to access the selected UPM,
  196. * the MAD pointer is zero, and the MxMR OP is set for writing to RAM
  197. *
  198. * now we simply load the mdr with each word and poke the dummy address.
  199. * the MAD is incremented on each access.
  200. */
  201. for (i = 0; i < size; i++) {
  202. memctl->memc_mdr = table[i];
  203. *dummy = 0;
  204. }
  205. /* now kill bank 11 */
  206. memctl->memc_br11 = 0;
  207. }
  208. /* ------------------------------------------------------------------------- */
  209. #if !defined(CONFIG_HAVE_OWN_RESET)
  210. int
  211. do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  212. {
  213. ulong msr, addr;
  214. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  215. immap->im_clkrst.car_rmr = RMR_CSRE; /* Checkstop Reset enable */
  216. /* Interrupts and MMU off */
  217. __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
  218. msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
  219. __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
  220. /*
  221. * Trying to execute the next instruction at a non-existing address
  222. * should cause a machine check, resulting in reset
  223. */
  224. #ifdef CFG_RESET_ADDRESS
  225. addr = CFG_RESET_ADDRESS;
  226. #else
  227. /*
  228. * note: when CFG_MONITOR_BASE points to a RAM address, CFG_MONITOR_BASE
  229. * - sizeof (ulong) is usually a valid address. Better pick an address
  230. * known to be invalid on your system and assign it to CFG_RESET_ADDRESS.
  231. */
  232. addr = CFG_MONITOR_BASE - sizeof (ulong);
  233. #endif
  234. ((void (*)(void)) addr) ();
  235. return 1;
  236. }
  237. #endif /* CONFIG_HAVE_OWN_RESET */
  238. /* ------------------------------------------------------------------------- */
  239. /*
  240. * Get timebase clock frequency (like cpu_clk in Hz)
  241. *
  242. */
  243. unsigned long get_tbclk (void)
  244. {
  245. ulong tbclk;
  246. tbclk = (gd->bus_clk + 3L) / 4L;
  247. return (tbclk);
  248. }
  249. /* ------------------------------------------------------------------------- */
  250. #if defined(CONFIG_WATCHDOG)
  251. void watchdog_reset (void)
  252. {
  253. int re_enable = disable_interrupts ();
  254. reset_8260_watchdog ((immap_t *) CFG_IMMR);
  255. if (re_enable)
  256. enable_interrupts ();
  257. }
  258. #endif /* CONFIG_WATCHDOG */
  259. /* ------------------------------------------------------------------------- */
  260. #if defined(CONFIG_OF_LIBFDT)
  261. void ft_cpu_setup (void *blob, bd_t *bd)
  262. {
  263. char * cpu_path = "/cpus/" OF_CPU;
  264. do_fixup_by_path_u32(blob, cpu_path, "bus-frequency", bd->bi_busfreq, 1);
  265. do_fixup_by_path_u32(blob, cpu_path, "timebase-frequency", OF_TBCLK, 1);
  266. do_fixup_by_path_u32(blob, cpu_path, "clock-frequency", bd->bi_intfreq, 1);
  267. }
  268. #endif /* CONFIG_OF_LIBFDT */