tlb.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/mmu.h>
  27. struct fsl_e_tlb_entry tlb_table[] = {
  28. /* TLB 0 - for temp stack in cache */
  29. SET_TLB_ENTRY (0, CFG_INIT_RAM_ADDR, CFG_INIT_RAM_ADDR,
  30. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  31. 0, 0, BOOKE_PAGESZ_4K, 0),
  32. SET_TLB_ENTRY (0, CFG_INIT_RAM_ADDR + 4 * 1024,
  33. CFG_INIT_RAM_ADDR + 4 * 1024,
  34. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  35. 0, 0, BOOKE_PAGESZ_4K, 0),
  36. SET_TLB_ENTRY (0, CFG_INIT_RAM_ADDR + 8 * 1024,
  37. CFG_INIT_RAM_ADDR + 8 * 1024,
  38. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  39. 0, 0, BOOKE_PAGESZ_4K, 0),
  40. SET_TLB_ENTRY (0, CFG_INIT_RAM_ADDR + 12 * 1024,
  41. CFG_INIT_RAM_ADDR + 12 * 1024,
  42. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  43. 0, 0, BOOKE_PAGESZ_4K, 0),
  44. #ifndef CONFIG_TQM_BIGFLASH
  45. /*
  46. * TLB 0, 1: 128M Non-cacheable, guarded
  47. * 0xf8000000 128M FLASH
  48. * Out of reset this entry is only 4K.
  49. */
  50. SET_TLB_ENTRY (1, CFG_FLASH_BASE, CFG_FLASH_BASE,
  51. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  52. 0, 1, BOOKE_PAGESZ_64M, 1),
  53. SET_TLB_ENTRY (1, CFG_FLASH_BASE + 0x4000000,
  54. CFG_FLASH_BASE + 0x4000000,
  55. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  56. 0, 0, BOOKE_PAGESZ_64M, 1),
  57. /*
  58. * TLB 2: 256M Non-cacheable, guarded
  59. * 0x80000000 256M PCI1 MEM First half
  60. */
  61. SET_TLB_ENTRY (1, CFG_PCI1_MEM_PHYS, CFG_PCI1_MEM_PHYS,
  62. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  63. 0, 2, BOOKE_PAGESZ_256M, 1),
  64. /*
  65. * TLB 3: 256M Non-cacheable, guarded
  66. * 0x90000000 256M PCI1 MEM Second half
  67. */
  68. SET_TLB_ENTRY (1, CFG_PCI1_MEM_PHYS + 0x10000000,
  69. CFG_PCI1_MEM_PHYS + 0x10000000,
  70. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  71. 0, 3, BOOKE_PAGESZ_256M, 1),
  72. #ifdef CONFIG_PCIE1
  73. /*
  74. * TLB 4: 256M Non-cacheable, guarded
  75. * 0xc0000000 256M PCI express MEM First half
  76. */
  77. SET_TLB_ENTRY (1, CFG_PCIE1_MEM_BASE, CFG_PCIE1_MEM_BASE,
  78. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  79. 0, 4, BOOKE_PAGESZ_256M, 1),
  80. /*
  81. * TLB 5: 256M Non-cacheable, guarded
  82. * 0xd0000000 256M PCI express MEM Second half
  83. */
  84. SET_TLB_ENTRY (1, CFG_PCIE1_MEM_BASE + 0x10000000,
  85. CFG_PCIE1_MEM_BASE + 0x10000000,
  86. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  87. 0, 5, BOOKE_PAGESZ_256M, 1),
  88. #else /* !CONFIG_PCIE */
  89. /*
  90. * TLB 4: 256M Non-cacheable, guarded
  91. * 0xc0000000 256M Rapid IO MEM First half
  92. */
  93. SET_TLB_ENTRY (1, CFG_RIO_MEM_BASE, CFG_RIO_MEM_BASE,
  94. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  95. 0, 4, BOOKE_PAGESZ_256M, 1),
  96. /*
  97. * TLB 5: 256M Non-cacheable, guarded
  98. * 0xd0000000 256M Rapid IO MEM Second half
  99. */
  100. SET_TLB_ENTRY (1, CFG_RIO_MEM_BASE + 0x10000000,
  101. CFG_RIO_MEM_BASE + 0x10000000,
  102. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  103. 0, 5, BOOKE_PAGESZ_256M, 1),
  104. #endif /* CONFIG_PCIE */
  105. /*
  106. * TLB 6: 64M Non-cacheable, guarded
  107. * 0xe0000000 1M CCSRBAR
  108. * 0xe2000000 16M PCI1 IO
  109. * 0xe3000000 16M CAN and NAND Flash
  110. */
  111. SET_TLB_ENTRY (1, CFG_CCSRBAR, CFG_CCSRBAR_PHYS,
  112. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  113. 0, 6, BOOKE_PAGESZ_64M, 1),
  114. /*
  115. * TLB 7+8: 512M DDR, cache disabled (needed for memory test)
  116. * 0x00000000 512M DDR System memory
  117. * Without SPD EEPROM configured DDR, this must be setup manually.
  118. * Make sure the TLB count at the top of this table is correct.
  119. * Likely it needs to be increased by two for these entries.
  120. */
  121. SET_TLB_ENTRY (1, CFG_DDR_SDRAM_BASE, CFG_DDR_SDRAM_BASE,
  122. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  123. 0, 7, BOOKE_PAGESZ_256M, 1),
  124. SET_TLB_ENTRY (1, CFG_DDR_SDRAM_BASE + 0x10000000,
  125. CFG_DDR_SDRAM_BASE + 0x10000000,
  126. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  127. 0, 8, BOOKE_PAGESZ_256M, 1),
  128. #ifdef CONFIG_PCIE1
  129. /*
  130. * TLB 9: 16M Non-cacheable, guarded
  131. * 0xef000000 16M PCI express IO
  132. */
  133. SET_TLB_ENTRY (1, CFG_PCIE1_IO_BASE, CFG_PCIE1_IO_BASE,
  134. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  135. 0, 9, BOOKE_PAGESZ_16M, 1),
  136. #endif /* CONFIG_PCIE */
  137. #else /* CONFIG_TQM_BIGFLASH */
  138. /*
  139. * TLB 0,1,2,3: 1G Non-cacheable, guarded
  140. * 0xc0000000 1G FLASH
  141. * Out of reset this entry is only 4K.
  142. */
  143. SET_TLB_ENTRY (1, CFG_FLASH_BASE, CFG_FLASH_BASE,
  144. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  145. 0, 3, BOOKE_PAGESZ_256M, 1),
  146. SET_TLB_ENTRY (1, CFG_FLASH_BASE + 0x10000000,
  147. CFG_FLASH_BASE + 0x10000000,
  148. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  149. 0, 2, BOOKE_PAGESZ_256M, 1),
  150. SET_TLB_ENTRY (1, CFG_FLASH_BASE + 0x20000000,
  151. CFG_FLASH_BASE + 0x20000000,
  152. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  153. 0, 1, BOOKE_PAGESZ_256M, 1),
  154. SET_TLB_ENTRY (1, CFG_FLASH_BASE + 0x30000000,
  155. CFG_FLASH_BASE + 0x30000000,
  156. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  157. 0, 0, BOOKE_PAGESZ_256M, 1),
  158. /*
  159. * TLB 4: 256M Non-cacheable, guarded
  160. * 0x80000000 256M PCI1 MEM First half
  161. */
  162. SET_TLB_ENTRY (1, CFG_PCI1_MEM_PHYS, CFG_PCI1_MEM_PHYS,
  163. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  164. 0, 4, BOOKE_PAGESZ_256M, 1),
  165. /*
  166. * TLB 5: 256M Non-cacheable, guarded
  167. * 0x90000000 256M PCI1 MEM Second half
  168. */
  169. SET_TLB_ENTRY (1, CFG_PCI1_MEM_PHYS + 0x10000000,
  170. CFG_PCI1_MEM_PHYS + 0x10000000,
  171. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  172. 0, 5, BOOKE_PAGESZ_256M, 1),
  173. #ifdef CONFIG_PCIE1
  174. /*
  175. * TLB 6: 256M Non-cacheable, guarded
  176. * 0xc0000000 256M PCI express MEM First half
  177. */
  178. SET_TLB_ENTRY (1, CFG_PCIE1_MEM_BASE, CFG_PCIE1_MEM_BASE,
  179. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  180. 0, 6, BOOKE_PAGESZ_256M, 1),
  181. #else /* !CONFIG_PCIE */
  182. /*
  183. * TLB 6: 256M Non-cacheable, guarded
  184. * 0xb0000000 256M Rapid IO MEM First half
  185. */
  186. SET_TLB_ENTRY (1, CFG_RIO_MEM_BASE, CFG_RIO_MEM_BASE,
  187. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  188. 0, 6, BOOKE_PAGESZ_256M, 1),
  189. #endif /* CONFIG_PCIE */
  190. /*
  191. * TLB 7: 64M Non-cacheable, guarded
  192. * 0xa0000000 1M CCSRBAR
  193. * 0xa2000000 16M PCI1 IO
  194. * 0xa3000000 16M CAN and NAND Flash
  195. */
  196. SET_TLB_ENTRY (1, CFG_CCSRBAR, CFG_CCSRBAR_PHYS,
  197. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  198. 0, 7, BOOKE_PAGESZ_64M, 1),
  199. /*
  200. * TLB 8+9: 512M DDR, cache disabled (needed for memory test)
  201. * 0x00000000 512M DDR System memory
  202. * Without SPD EEPROM configured DDR, this must be setup manually.
  203. * Make sure the TLB count at the top of this table is correct.
  204. * Likely it needs to be increased by two for these entries.
  205. */
  206. SET_TLB_ENTRY (1, CFG_DDR_SDRAM_BASE, CFG_DDR_SDRAM_BASE,
  207. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  208. 0, 8, BOOKE_PAGESZ_256M, 1),
  209. SET_TLB_ENTRY (1, CFG_DDR_SDRAM_BASE + 0x10000000,
  210. CFG_DDR_SDRAM_BASE + 0x10000000,
  211. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  212. 0, 9, BOOKE_PAGESZ_256M, 1),
  213. #ifdef CONFIG_PCIE1
  214. /*
  215. * TLB 10: 16M Non-cacheable, guarded
  216. * 0xaf000000 16M PCI express IO
  217. */
  218. SET_TLB_ENTRY (1, CFG_PCIE1_IO_BASE, CFG_PCIE1_IO_BASE,
  219. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  220. 0, 10, BOOKE_PAGESZ_16M, 1),
  221. #endif /* CONFIG_PCIE */
  222. #endif /* CONFIG_TQM_BIGFLASH */
  223. };
  224. int num_tlb_entries = ARRAY_SIZE (tlb_table);