systemace.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * Copyright (c) 2004 Picture Elements, Inc.
  3. * Stephen Williams (XXXXXXXXXXXXXXXX)
  4. *
  5. * This source code is free software; you can redistribute it
  6. * and/or modify it in source code form under the terms of the GNU
  7. * General Public License as published by the Free Software
  8. * Foundation; either version 2 of the License, or (at your option)
  9. * any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA
  19. */
  20. /*
  21. * The Xilinx SystemACE chip support is activated by defining
  22. * CONFIG_SYSTEMACE to turn on support, and CONFIG_SYS_SYSTEMACE_BASE
  23. * to set the base address of the device. This code currently
  24. * assumes that the chip is connected via a byte-wide bus.
  25. *
  26. * The CONFIG_SYSTEMACE also adds to fat support the device class
  27. * "ace" that allows the user to execute "fatls ace 0" and the
  28. * like. This works by making the systemace_get_dev function
  29. * available to cmd_fat.c:get_dev and filling in a block device
  30. * description that has all the bits needed for FAT support to
  31. * read sectors.
  32. *
  33. * According to Xilinx technical support, before accessing the
  34. * SystemACE CF you need to set the following control bits:
  35. * FORCECFGMODE : 1
  36. * CFGMODE : 0
  37. * CFGSTART : 0
  38. */
  39. #include <common.h>
  40. #include <command.h>
  41. #include <systemace.h>
  42. #include <part.h>
  43. #include <asm/io.h>
  44. /*
  45. * The ace_readw and writew functions read/write 16bit words, but the
  46. * offset value is the BYTE offset as most used in the Xilinx
  47. * datasheet for the SystemACE chip. The CONFIG_SYS_SYSTEMACE_BASE is defined
  48. * to be the base address for the chip, usually in the local
  49. * peripheral bus.
  50. */
  51. static u32 base = CONFIG_SYS_SYSTEMACE_BASE;
  52. static u32 width = CONFIG_SYS_SYSTEMACE_WIDTH;
  53. static void ace_writew(u16 val, unsigned off)
  54. {
  55. if (width == 8) {
  56. #if !defined(__BIG_ENDIAN)
  57. writeb(val >> 8, base + off);
  58. writeb(val, base + off + 1);
  59. #else
  60. writeb(val, base + off);
  61. writeb(val >> 8, base + off + 1);
  62. #endif
  63. } else
  64. out16(base + off, val);
  65. }
  66. static u16 ace_readw(unsigned off)
  67. {
  68. if (width == 8) {
  69. #if !defined(__BIG_ENDIAN)
  70. return (readb(base + off) << 8) | readb(base + off + 1);
  71. #else
  72. return readb(base + off) | (readb(base + off + 1) << 8);
  73. #endif
  74. }
  75. return in16(base + off);
  76. }
  77. static unsigned long systemace_read(int dev, unsigned long start,
  78. lbaint_t blkcnt, void *buffer);
  79. static block_dev_desc_t systemace_dev = { 0 };
  80. static int get_cf_lock(void)
  81. {
  82. int retry = 10;
  83. /* CONTROLREG = LOCKREG */
  84. unsigned val = ace_readw(0x18);
  85. val |= 0x0002;
  86. ace_writew((val & 0xffff), 0x18);
  87. /* Wait for MPULOCK in STATUSREG[15:0] */
  88. while (!(ace_readw(0x04) & 0x0002)) {
  89. if (retry < 0)
  90. return -1;
  91. udelay(100000);
  92. retry -= 1;
  93. }
  94. return 0;
  95. }
  96. static void release_cf_lock(void)
  97. {
  98. unsigned val = ace_readw(0x18);
  99. val &= ~(0x0002);
  100. ace_writew((val & 0xffff), 0x18);
  101. }
  102. #ifdef CONFIG_PARTITIONS
  103. block_dev_desc_t *systemace_get_dev(int dev)
  104. {
  105. /* The first time through this, the systemace_dev object is
  106. not yet initialized. In that case, fill it in. */
  107. if (systemace_dev.blksz == 0) {
  108. systemace_dev.if_type = IF_TYPE_UNKNOWN;
  109. systemace_dev.dev = 0;
  110. systemace_dev.part_type = PART_TYPE_UNKNOWN;
  111. systemace_dev.type = DEV_TYPE_HARDDISK;
  112. systemace_dev.blksz = 512;
  113. systemace_dev.log2blksz = LOG2(systemace_dev.blksz);
  114. systemace_dev.removable = 1;
  115. systemace_dev.block_read = systemace_read;
  116. /*
  117. * Ensure the correct bus mode (8/16 bits) gets enabled
  118. */
  119. ace_writew(width == 8 ? 0 : 0x0001, 0);
  120. init_part(&systemace_dev);
  121. }
  122. return &systemace_dev;
  123. }
  124. #endif
  125. /*
  126. * This function is called (by dereferencing the block_read pointer in
  127. * the dev_desc) to read blocks of data. The return value is the
  128. * number of blocks read. A zero return indicates an error.
  129. */
  130. static unsigned long systemace_read(int dev, unsigned long start,
  131. lbaint_t blkcnt, void *buffer)
  132. {
  133. int retry;
  134. unsigned blk_countdown;
  135. unsigned char *dp = buffer;
  136. unsigned val;
  137. if (get_cf_lock() < 0) {
  138. unsigned status = ace_readw(0x04);
  139. /* If CFDETECT is false, card is missing. */
  140. if (!(status & 0x0010)) {
  141. printf("** CompactFlash card not present. **\n");
  142. return 0;
  143. }
  144. printf("**** ACE locked away from me (STATUSREG=%04x)\n",
  145. status);
  146. return 0;
  147. }
  148. #ifdef DEBUG_SYSTEMACE
  149. printf("... systemace read %lu sectors at %lu\n", blkcnt, start);
  150. #endif
  151. retry = 2000;
  152. for (;;) {
  153. val = ace_readw(0x04);
  154. /* If CFDETECT is false, card is missing. */
  155. if (!(val & 0x0010)) {
  156. printf("**** ACE CompactFlash not found.\n");
  157. release_cf_lock();
  158. return 0;
  159. }
  160. /* If RDYFORCMD, then we are ready to go. */
  161. if (val & 0x0100)
  162. break;
  163. if (retry < 0) {
  164. printf("**** SystemACE not ready.\n");
  165. release_cf_lock();
  166. return 0;
  167. }
  168. udelay(1000);
  169. retry -= 1;
  170. }
  171. /* The SystemACE can only transfer 256 sectors at a time, so
  172. limit the current chunk of sectors. The blk_countdown
  173. variable is the number of sectors left to transfer. */
  174. blk_countdown = blkcnt;
  175. while (blk_countdown > 0) {
  176. unsigned trans = blk_countdown;
  177. if (trans > 256)
  178. trans = 256;
  179. #ifdef DEBUG_SYSTEMACE
  180. printf("... transfer %lu sector in a chunk\n", trans);
  181. #endif
  182. /* Write LBA block address */
  183. ace_writew((start >> 0) & 0xffff, 0x10);
  184. ace_writew((start >> 16) & 0x0fff, 0x12);
  185. /* NOTE: in the Write Sector count below, a count of 0
  186. causes a transfer of 256, so &0xff gives the right
  187. value for whatever transfer count we want. */
  188. /* Write sector count | ReadMemCardData. */
  189. ace_writew((trans & 0xff) | 0x0300, 0x14);
  190. /*
  191. * For FPGA configuration via SystemACE is reset unacceptable
  192. * CFGDONE bit in STATUSREG is not set to 1.
  193. */
  194. #ifndef SYSTEMACE_CONFIG_FPGA
  195. /* Reset the configruation controller */
  196. val = ace_readw(0x18);
  197. val |= 0x0080;
  198. ace_writew(val, 0x18);
  199. #endif
  200. retry = trans * 16;
  201. while (retry > 0) {
  202. int idx;
  203. /* Wait for buffer to become ready. */
  204. while (!(ace_readw(0x04) & 0x0020)) {
  205. udelay(100);
  206. }
  207. /* Read 16 words of 2bytes from the sector buffer. */
  208. for (idx = 0; idx < 16; idx += 1) {
  209. unsigned short val = ace_readw(0x40);
  210. *dp++ = val & 0xff;
  211. *dp++ = (val >> 8) & 0xff;
  212. }
  213. retry -= 1;
  214. }
  215. /* Clear the configruation controller reset */
  216. val = ace_readw(0x18);
  217. val &= ~0x0080;
  218. ace_writew(val, 0x18);
  219. /* Count the blocks we transfer this time. */
  220. start += trans;
  221. blk_countdown -= trans;
  222. }
  223. release_cf_lock();
  224. return blkcnt;
  225. }