cpu.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618
  1. /*
  2. * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
  3. * (C) Copyright 2002, 2003 Motorola Inc.
  4. * Xianghua Xiao (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2000
  7. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <config.h>
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <command.h>
  31. #include <fsl_esdhc.h>
  32. #include <asm/cache.h>
  33. #include <asm/io.h>
  34. #include <asm/mmu.h>
  35. #include <asm/fsl_ifc.h>
  36. #include <asm/fsl_law.h>
  37. #include <asm/fsl_lbc.h>
  38. #include <post.h>
  39. #include <asm/processor.h>
  40. #include <asm/fsl_ddr_sdram.h>
  41. DECLARE_GLOBAL_DATA_PTR;
  42. /*
  43. * Default board reset function
  44. */
  45. static void
  46. __board_reset(void)
  47. {
  48. /* Do nothing */
  49. }
  50. void board_reset(void) __attribute__((weak, alias("__board_reset")));
  51. int checkcpu (void)
  52. {
  53. sys_info_t sysinfo;
  54. uint pvr, svr;
  55. uint ver;
  56. uint major, minor;
  57. struct cpu_type *cpu;
  58. char buf1[32], buf2[32];
  59. #if (defined(CONFIG_DDR_CLK_FREQ) || \
  60. defined(CONFIG_FSL_CORENET)) && !defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
  61. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  62. #endif /* CONFIG_FSL_CORENET */
  63. /*
  64. * Cornet platforms use ddr sync bit in RCW to indicate sync vs async
  65. * mode. Previous platform use ddr ratio to do the same. This
  66. * information is only for display here.
  67. */
  68. #ifdef CONFIG_FSL_CORENET
  69. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  70. u32 ddr_sync = 0; /* only async mode is supported */
  71. #else
  72. u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
  73. >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
  74. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  75. #else /* CONFIG_FSL_CORENET */
  76. #ifdef CONFIG_DDR_CLK_FREQ
  77. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  78. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  79. #else
  80. u32 ddr_ratio = 0;
  81. #endif /* CONFIG_DDR_CLK_FREQ */
  82. #endif /* CONFIG_FSL_CORENET */
  83. unsigned int i, core, nr_cores = cpu_numcores();
  84. u32 mask = cpu_mask();
  85. svr = get_svr();
  86. major = SVR_MAJ(svr);
  87. minor = SVR_MIN(svr);
  88. if (cpu_numcores() > 1) {
  89. #ifndef CONFIG_MP
  90. puts("Unicore software on multiprocessor system!!\n"
  91. "To enable mutlticore build define CONFIG_MP\n");
  92. #endif
  93. volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
  94. printf("CPU%d: ", pic->whoami);
  95. } else {
  96. puts("CPU: ");
  97. }
  98. cpu = gd->arch.cpu;
  99. puts(cpu->name);
  100. if (IS_E_PROCESSOR(svr))
  101. puts("E");
  102. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  103. pvr = get_pvr();
  104. ver = PVR_VER(pvr);
  105. major = PVR_MAJ(pvr);
  106. minor = PVR_MIN(pvr);
  107. printf("Core: ");
  108. switch(ver) {
  109. case PVR_VER_E500_V1:
  110. case PVR_VER_E500_V2:
  111. puts("E500");
  112. break;
  113. case PVR_VER_E500MC:
  114. puts("E500MC");
  115. break;
  116. case PVR_VER_E5500:
  117. puts("E5500");
  118. break;
  119. case PVR_VER_E6500:
  120. puts("E6500");
  121. break;
  122. default:
  123. puts("Unknown");
  124. break;
  125. }
  126. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  127. if (nr_cores > CONFIG_MAX_CPUS) {
  128. panic("\nUnexpected number of cores: %d, max is %d\n",
  129. nr_cores, CONFIG_MAX_CPUS);
  130. }
  131. get_sys_info(&sysinfo);
  132. puts("Clock Configuration:");
  133. for_each_cpu(i, core, nr_cores, mask) {
  134. if (!(i & 3))
  135. printf ("\n ");
  136. printf("CPU%d:%-4s MHz, ", core,
  137. strmhz(buf1, sysinfo.freqProcessor[core]));
  138. }
  139. printf("\n CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
  140. #ifdef CONFIG_FSL_CORENET
  141. if (ddr_sync == 1) {
  142. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  143. "(Synchronous), ",
  144. strmhz(buf1, sysinfo.freqDDRBus/2),
  145. strmhz(buf2, sysinfo.freqDDRBus));
  146. } else {
  147. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  148. "(Asynchronous), ",
  149. strmhz(buf1, sysinfo.freqDDRBus/2),
  150. strmhz(buf2, sysinfo.freqDDRBus));
  151. }
  152. #else
  153. switch (ddr_ratio) {
  154. case 0x0:
  155. printf(" DDR:%-4s MHz (%s MT/s data rate), ",
  156. strmhz(buf1, sysinfo.freqDDRBus/2),
  157. strmhz(buf2, sysinfo.freqDDRBus));
  158. break;
  159. case 0x7:
  160. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  161. "(Synchronous), ",
  162. strmhz(buf1, sysinfo.freqDDRBus/2),
  163. strmhz(buf2, sysinfo.freqDDRBus));
  164. break;
  165. default:
  166. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  167. "(Asynchronous), ",
  168. strmhz(buf1, sysinfo.freqDDRBus/2),
  169. strmhz(buf2, sysinfo.freqDDRBus));
  170. break;
  171. }
  172. #endif
  173. #if defined(CONFIG_FSL_LBC)
  174. if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
  175. printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
  176. } else {
  177. printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
  178. sysinfo.freqLocalBus);
  179. }
  180. #endif
  181. #if defined(CONFIG_FSL_IFC)
  182. printf("IFC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
  183. #endif
  184. #ifdef CONFIG_CPM2
  185. printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
  186. #endif
  187. #ifdef CONFIG_QE
  188. printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE));
  189. #endif
  190. #ifdef CONFIG_SYS_DPAA_FMAN
  191. for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
  192. printf(" FMAN%d: %s MHz\n", i + 1,
  193. strmhz(buf1, sysinfo.freqFMan[i]));
  194. }
  195. #endif
  196. #ifdef CONFIG_SYS_DPAA_QBMAN
  197. printf(" QMAN: %s MHz\n", strmhz(buf1, sysinfo.freqQMAN));
  198. #endif
  199. #ifdef CONFIG_SYS_DPAA_PME
  200. printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freqPME));
  201. #endif
  202. puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
  203. return 0;
  204. }
  205. /* ------------------------------------------------------------------------- */
  206. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  207. {
  208. /* Everything after the first generation of PQ3 parts has RSTCR */
  209. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  210. defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
  211. unsigned long val, msr;
  212. /*
  213. * Initiate hard reset in debug control register DBCR0
  214. * Make sure MSR[DE] = 1. This only resets the core.
  215. */
  216. msr = mfmsr ();
  217. msr |= MSR_DE;
  218. mtmsr (msr);
  219. val = mfspr(DBCR0);
  220. val |= 0x70000000;
  221. mtspr(DBCR0,val);
  222. #else
  223. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  224. /* Attempt board-specific reset */
  225. board_reset();
  226. /* Next try asserting HRESET_REQ */
  227. out_be32(&gur->rstcr, 0x2);
  228. udelay(100);
  229. #endif
  230. return 1;
  231. }
  232. /*
  233. * Get timebase clock frequency
  234. */
  235. #ifndef CONFIG_SYS_FSL_TBCLK_DIV
  236. #define CONFIG_SYS_FSL_TBCLK_DIV 8
  237. #endif
  238. unsigned long get_tbclk (void)
  239. {
  240. unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
  241. return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
  242. }
  243. #if defined(CONFIG_WATCHDOG)
  244. void
  245. reset_85xx_watchdog(void)
  246. {
  247. /*
  248. * Clear TSR(WIS) bit by writing 1
  249. */
  250. mtspr(SPRN_TSR, TSR_WIS);
  251. }
  252. void
  253. watchdog_reset(void)
  254. {
  255. int re_enable = disable_interrupts();
  256. reset_85xx_watchdog();
  257. if (re_enable)
  258. enable_interrupts();
  259. }
  260. #endif /* CONFIG_WATCHDOG */
  261. /*
  262. * Initializes on-chip MMC controllers.
  263. * to override, implement board_mmc_init()
  264. */
  265. int cpu_mmc_init(bd_t *bis)
  266. {
  267. #ifdef CONFIG_FSL_ESDHC
  268. return fsl_esdhc_mmc_init(bis);
  269. #else
  270. return 0;
  271. #endif
  272. }
  273. /*
  274. * Print out the state of various machine registers.
  275. * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
  276. * parameters for IFC and TLBs
  277. */
  278. void mpc85xx_reginfo(void)
  279. {
  280. print_tlbcam();
  281. print_laws();
  282. #if defined(CONFIG_FSL_LBC)
  283. print_lbc_regs();
  284. #endif
  285. #ifdef CONFIG_FSL_IFC
  286. print_ifc_regs();
  287. #endif
  288. }
  289. /* Common ddr init for non-corenet fsl 85xx platforms */
  290. #ifndef CONFIG_FSL_CORENET
  291. #if (defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)) && \
  292. !defined(CONFIG_SYS_INIT_L2_ADDR)
  293. phys_size_t initdram(int board_type)
  294. {
  295. #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD)
  296. return fsl_ddr_sdram_size();
  297. #else
  298. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  299. #endif
  300. }
  301. #else /* CONFIG_SYS_RAMBOOT */
  302. phys_size_t initdram(int board_type)
  303. {
  304. phys_size_t dram_size = 0;
  305. #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
  306. {
  307. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  308. unsigned int x = 10;
  309. unsigned int i;
  310. /*
  311. * Work around to stabilize DDR DLL
  312. */
  313. out_be32(&gur->ddrdllcr, 0x81000000);
  314. asm("sync;isync;msync");
  315. udelay(200);
  316. while (in_be32(&gur->ddrdllcr) != 0x81000100) {
  317. setbits_be32(&gur->devdisr, 0x00010000);
  318. for (i = 0; i < x; i++)
  319. ;
  320. clrbits_be32(&gur->devdisr, 0x00010000);
  321. x++;
  322. }
  323. }
  324. #endif
  325. #if defined(CONFIG_SPD_EEPROM) || \
  326. defined(CONFIG_DDR_SPD) || \
  327. defined(CONFIG_SYS_DDR_RAW_TIMING)
  328. dram_size = fsl_ddr_sdram();
  329. #else
  330. dram_size = fixed_sdram();
  331. #endif
  332. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  333. dram_size *= 0x100000;
  334. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  335. /*
  336. * Initialize and enable DDR ECC.
  337. */
  338. ddr_enable_ecc(dram_size);
  339. #endif
  340. #if defined(CONFIG_FSL_LBC)
  341. /* Some boards also have sdram on the lbc */
  342. lbc_sdram_init();
  343. #endif
  344. debug("DDR: ");
  345. return dram_size;
  346. }
  347. #endif /* CONFIG_SYS_RAMBOOT */
  348. #endif
  349. #if CONFIG_POST & CONFIG_SYS_POST_MEMORY
  350. /* Board-specific functions defined in each board's ddr.c */
  351. void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
  352. unsigned int ctrl_num);
  353. void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
  354. phys_addr_t *rpn);
  355. unsigned int
  356. setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
  357. void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
  358. static void dump_spd_ddr_reg(void)
  359. {
  360. int i, j, k, m;
  361. u8 *p_8;
  362. u32 *p_32;
  363. ccsr_ddr_t *ddr[CONFIG_NUM_DDR_CONTROLLERS];
  364. generic_spd_eeprom_t
  365. spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR];
  366. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  367. fsl_ddr_get_spd(spd[i], i);
  368. puts("SPD data of all dimms (zero vaule is omitted)...\n");
  369. puts("Byte (hex) ");
  370. k = 1;
  371. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  372. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
  373. printf("Dimm%d ", k++);
  374. }
  375. puts("\n");
  376. for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
  377. m = 0;
  378. printf("%3d (0x%02x) ", k, k);
  379. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  380. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  381. p_8 = (u8 *) &spd[i][j];
  382. if (p_8[k]) {
  383. printf("0x%02x ", p_8[k]);
  384. m++;
  385. } else
  386. puts(" ");
  387. }
  388. }
  389. if (m)
  390. puts("\n");
  391. else
  392. puts("\r");
  393. }
  394. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  395. switch (i) {
  396. case 0:
  397. ddr[i] = (void *)CONFIG_SYS_MPC8xxx_DDR_ADDR;
  398. break;
  399. #if defined(CONFIG_SYS_MPC8xxx_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  400. case 1:
  401. ddr[i] = (void *)CONFIG_SYS_MPC8xxx_DDR2_ADDR;
  402. break;
  403. #endif
  404. #if defined(CONFIG_SYS_MPC8xxx_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  405. case 2:
  406. ddr[i] = (void *)CONFIG_SYS_MPC8xxx_DDR3_ADDR;
  407. break;
  408. #endif
  409. #if defined(CONFIG_SYS_MPC8xxx_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  410. case 3:
  411. ddr[i] = (void *)CONFIG_SYS_MPC8xxx_DDR4_ADDR;
  412. break;
  413. #endif
  414. default:
  415. printf("%s unexpected controller number = %u\n",
  416. __func__, i);
  417. return;
  418. }
  419. }
  420. printf("DDR registers dump for all controllers "
  421. "(zero vaule is omitted)...\n");
  422. puts("Offset (hex) ");
  423. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  424. printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
  425. puts("\n");
  426. for (k = 0; k < sizeof(ccsr_ddr_t)/4; k++) {
  427. m = 0;
  428. printf("%6d (0x%04x)", k * 4, k * 4);
  429. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  430. p_32 = (u32 *) ddr[i];
  431. if (p_32[k]) {
  432. printf(" 0x%08x", p_32[k]);
  433. m++;
  434. } else
  435. puts(" ");
  436. }
  437. if (m)
  438. puts("\n");
  439. else
  440. puts("\r");
  441. }
  442. puts("\n");
  443. }
  444. /* invalid the TLBs for DDR and setup new ones to cover p_addr */
  445. static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
  446. {
  447. u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  448. unsigned long epn;
  449. u32 tsize, valid, ptr;
  450. int ddr_esel;
  451. clear_ddr_tlbs_phys(p_addr, size>>20);
  452. /* Setup new tlb to cover the physical address */
  453. setup_ddr_tlbs_phys(p_addr, size>>20);
  454. ptr = vstart;
  455. ddr_esel = find_tlb_idx((void *)ptr, 1);
  456. if (ddr_esel != -1) {
  457. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
  458. } else {
  459. printf("TLB error in function %s\n", __func__);
  460. return -1;
  461. }
  462. return 0;
  463. }
  464. /*
  465. * slide the testing window up to test another area
  466. * for 32_bit system, the maximum testable memory is limited to
  467. * CONFIG_MAX_MEM_MAPPED
  468. */
  469. int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  470. {
  471. phys_addr_t test_cap, p_addr;
  472. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  473. #if !defined(CONFIG_PHYS_64BIT) || \
  474. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  475. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  476. test_cap = p_size;
  477. #else
  478. test_cap = gd->ram_size;
  479. #endif
  480. p_addr = (*vstart) + (*size) + (*phys_offset);
  481. if (p_addr < test_cap - 1) {
  482. p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
  483. if (reset_tlb(p_addr, p_size, phys_offset) == -1)
  484. return -1;
  485. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  486. *size = (u32) p_size;
  487. printf("Testing 0x%08llx - 0x%08llx\n",
  488. (u64)(*vstart) + (*phys_offset),
  489. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  490. } else
  491. return 1;
  492. return 0;
  493. }
  494. /* initialization for testing area */
  495. int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  496. {
  497. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  498. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  499. *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
  500. *phys_offset = 0;
  501. #if !defined(CONFIG_PHYS_64BIT) || \
  502. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  503. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  504. if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
  505. puts("Cannot test more than ");
  506. print_size(CONFIG_MAX_MEM_MAPPED,
  507. " without proper 36BIT support.\n");
  508. }
  509. #endif
  510. printf("Testing 0x%08llx - 0x%08llx\n",
  511. (u64)(*vstart) + (*phys_offset),
  512. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  513. return 0;
  514. }
  515. /* invalid TLBs for DDR and remap as normal after testing */
  516. int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  517. {
  518. unsigned long epn;
  519. u32 tsize, valid, ptr;
  520. phys_addr_t rpn = 0;
  521. int ddr_esel;
  522. /* disable the TLBs for this testing */
  523. ptr = *vstart;
  524. while (ptr < (*vstart) + (*size)) {
  525. ddr_esel = find_tlb_idx((void *)ptr, 1);
  526. if (ddr_esel != -1) {
  527. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
  528. disable_tlb(ddr_esel);
  529. }
  530. ptr += TSIZE_TO_BYTES(tsize);
  531. }
  532. puts("Remap DDR ");
  533. setup_ddr_tlbs(gd->ram_size>>20);
  534. puts("\n");
  535. return 0;
  536. }
  537. void arch_memory_failure_handle(void)
  538. {
  539. dump_spd_ddr_reg();
  540. }
  541. #endif