util.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/fsl_law.h>
  10. #include <div64.h>
  11. #include "ddr.h"
  12. /* To avoid 64-bit full-divides, we factor this here */
  13. #define ULL_2e12 2000000000000ULL
  14. #define UL_5pow12 244140625UL
  15. #define UL_2pow13 (1UL << 13)
  16. #define ULL_8Fs 0xFFFFFFFFULL
  17. /*
  18. * Round mclk_ps to nearest 10 ps in memory controller code.
  19. *
  20. * If an imprecise data rate is too high due to rounding error
  21. * propagation, compute a suitably rounded mclk_ps to compute
  22. * a working memory controller configuration.
  23. */
  24. unsigned int get_memory_clk_period_ps(void)
  25. {
  26. unsigned int data_rate = get_ddr_freq(0);
  27. unsigned int result;
  28. /* Round to nearest 10ps, being careful about 64-bit multiply/divide */
  29. unsigned long long mclk_ps = ULL_2e12;
  30. /* Add 5*data_rate, for rounding */
  31. mclk_ps += 5*(unsigned long long)data_rate;
  32. /* Now perform the big divide, the result fits in 32-bits */
  33. do_div(mclk_ps, data_rate);
  34. result = mclk_ps;
  35. /* We still need to round to 10ps */
  36. return 10 * (result/10);
  37. }
  38. /* Convert picoseconds into DRAM clock cycles (rounding up if needed). */
  39. unsigned int picos_to_mclk(unsigned int picos)
  40. {
  41. unsigned long long clks, clks_rem;
  42. /* Short circuit for zero picos */
  43. if (!picos)
  44. return 0;
  45. /* First multiply the time by the data rate (32x32 => 64) */
  46. clks = picos * (unsigned long long)get_ddr_freq(0);
  47. /*
  48. * Now divide by 5^12 and track the 32-bit remainder, then divide
  49. * by 2*(2^12) using shifts (and updating the remainder).
  50. */
  51. clks_rem = do_div(clks, UL_5pow12);
  52. clks_rem <<= 13;
  53. clks_rem |= clks & (UL_2pow13-1);
  54. clks >>= 13;
  55. /* If we had a remainder, then round up */
  56. if (clks_rem)
  57. clks++;
  58. /* Clamp to the maximum representable value */
  59. if (clks > ULL_8Fs)
  60. clks = ULL_8Fs;
  61. return (unsigned int) clks;
  62. }
  63. unsigned int mclk_to_picos(unsigned int mclk)
  64. {
  65. return get_memory_clk_period_ps() * mclk;
  66. }
  67. void
  68. __fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  69. unsigned int memctl_interleaved,
  70. unsigned int ctrl_num)
  71. {
  72. unsigned long long base = memctl_common_params->base_address;
  73. unsigned long long size = memctl_common_params->total_mem;
  74. /*
  75. * If no DIMMs on this controller, do not proceed any further.
  76. */
  77. if (!memctl_common_params->ndimms_present) {
  78. return;
  79. }
  80. #if !defined(CONFIG_PHYS_64BIT)
  81. if (base >= CONFIG_MAX_MEM_MAPPED)
  82. return;
  83. if ((base + size) >= CONFIG_MAX_MEM_MAPPED)
  84. size = CONFIG_MAX_MEM_MAPPED - base;
  85. #endif
  86. if (ctrl_num == 0) {
  87. /*
  88. * Set up LAW for DDR controller 1 space.
  89. */
  90. unsigned int lawbar1_target_id = memctl_interleaved
  91. ? LAW_TRGT_IF_DDR_INTRLV : LAW_TRGT_IF_DDR_1;
  92. if (set_ddr_laws(base, size, lawbar1_target_id) < 0) {
  93. printf("%s: ERROR (ctrl #0, intrlv=%d)\n", __func__,
  94. memctl_interleaved);
  95. return ;
  96. }
  97. } else if (ctrl_num == 1) {
  98. if (set_ddr_laws(base, size, LAW_TRGT_IF_DDR_2) < 0) {
  99. printf("%s: ERROR (ctrl #1)\n", __func__);
  100. return ;
  101. }
  102. } else {
  103. printf("%s: unexpected DDR controller number (%u)\n", __func__,
  104. ctrl_num);
  105. }
  106. }
  107. __attribute__((weak, alias("__fsl_ddr_set_lawbar"))) void
  108. fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  109. unsigned int memctl_interleaved,
  110. unsigned int ctrl_num);
  111. void board_add_ram_info(int use_default)
  112. {
  113. #if defined(CONFIG_MPC85xx)
  114. volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
  115. #elif defined(CONFIG_MPC86xx)
  116. volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC86xx_DDR_ADDR);
  117. #endif
  118. #if (CONFIG_NUM_DDR_CONTROLLERS > 1)
  119. uint32_t cs0_config = in_be32(&ddr->cs0_config);
  120. #endif
  121. uint32_t sdram_cfg = in_be32(&ddr->sdram_cfg);
  122. int cas_lat;
  123. puts(" (DDR");
  124. switch ((sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
  125. SDRAM_CFG_SDRAM_TYPE_SHIFT) {
  126. case SDRAM_TYPE_DDR1:
  127. puts("1");
  128. break;
  129. case SDRAM_TYPE_DDR2:
  130. puts("2");
  131. break;
  132. case SDRAM_TYPE_DDR3:
  133. puts("3");
  134. break;
  135. default:
  136. puts("?");
  137. break;
  138. }
  139. if (sdram_cfg & SDRAM_CFG_32_BE)
  140. puts(", 32-bit");
  141. else if (sdram_cfg & SDRAM_CFG_16_BE)
  142. puts(", 16-bit");
  143. else
  144. puts(", 64-bit");
  145. /* Calculate CAS latency based on timing cfg values */
  146. cas_lat = ((in_be32(&ddr->timing_cfg_1) >> 16) & 0xf) + 1;
  147. if ((in_be32(&ddr->timing_cfg_3) >> 12) & 1)
  148. cas_lat += (8 << 1);
  149. printf(", CL=%d", cas_lat >> 1);
  150. if (cas_lat & 0x1)
  151. puts(".5");
  152. if (sdram_cfg & SDRAM_CFG_ECC_EN)
  153. puts(", ECC on)");
  154. else
  155. puts(", ECC off)");
  156. #if (CONFIG_NUM_DDR_CONTROLLERS > 1)
  157. if (cs0_config & 0x20000000) {
  158. puts("\n");
  159. puts(" DDR Controller Interleaving Mode: ");
  160. switch ((cs0_config >> 24) & 0xf) {
  161. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  162. puts("cache line");
  163. break;
  164. case FSL_DDR_PAGE_INTERLEAVING:
  165. puts("page");
  166. break;
  167. case FSL_DDR_BANK_INTERLEAVING:
  168. puts("bank");
  169. break;
  170. case FSL_DDR_SUPERBANK_INTERLEAVING:
  171. puts("super-bank");
  172. break;
  173. default:
  174. puts("invalid");
  175. break;
  176. }
  177. }
  178. #endif
  179. if ((sdram_cfg >> 8) & 0x7f) {
  180. puts("\n");
  181. puts(" DDR Chip-Select Interleaving Mode: ");
  182. switch(sdram_cfg >> 8 & 0x7f) {
  183. case FSL_DDR_CS0_CS1_CS2_CS3:
  184. puts("CS0+CS1+CS2+CS3");
  185. break;
  186. case FSL_DDR_CS0_CS1:
  187. puts("CS0+CS1");
  188. break;
  189. case FSL_DDR_CS2_CS3:
  190. puts("CS2+CS3");
  191. break;
  192. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  193. puts("CS0+CS1 and CS2+CS3");
  194. break;
  195. default:
  196. puts("invalid");
  197. break;
  198. }
  199. }
  200. }