luan.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * (C) Copyright 2005
  3. * John Otken, jotken@softadvances.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <command.h>
  25. #include <ppc4xx.h>
  26. #include <asm/processor.h>
  27. #include <spd_sdram.h>
  28. #include "epld.h"
  29. DECLARE_GLOBAL_DATA_PTR;
  30. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  31. /*************************************************************************
  32. * int board_early_init_f()
  33. *
  34. ************************************************************************/
  35. int board_early_init_f(void)
  36. {
  37. mtebc( pb0ap, 0x03800000 ); /* set chip selects */
  38. mtebc( pb0cr, 0xffc58000 ); /* ebc0_b0cr, 4MB at 0xffc00000 CS0 */
  39. mtebc( pb1ap, 0x03800000 );
  40. mtebc( pb1cr, 0xff018000 ); /* ebc0_b1cr, 1MB at 0xff000000 CS1 */
  41. mtebc( pb2ap, 0x03800000 );
  42. mtebc( pb2cr, 0xff838000 ); /* ebc0_b2cr, 2MB at 0xff800000 CS2 */
  43. mtdcr( uic1sr, 0xffffffff ); /* Clear all interrupts */
  44. mtdcr( uic1er, 0x00000000 ); /* disable all interrupts */
  45. mtdcr( uic1cr, 0x00000000 ); /* Set Critical / Non Critical interrupts */
  46. mtdcr( uic1pr, 0x7fff83ff ); /* Set Interrupt Polarities */
  47. mtdcr( uic1tr, 0x001f8000 ); /* Set Interrupt Trigger Levels */
  48. mtdcr( uic1vr, 0x00000001 ); /* Set Vect base=0,INT31 Highest priority */
  49. mtdcr( uic1sr, 0x00000000 ); /* clear all interrupts */
  50. mtdcr( uic1sr, 0xffffffff );
  51. mtdcr( uic0sr, 0xffffffff ); /* Clear all interrupts */
  52. mtdcr( uic0er, 0x00000000 ); /* disable all interrupts excepted cascade */
  53. mtdcr( uic0cr, 0x00000001 ); /* Set Critical / Non Critical interrupts */
  54. mtdcr( uic0pr, 0xffffffff ); /* Set Interrupt Polarities */
  55. mtdcr( uic0tr, 0x01000004 ); /* Set Interrupt Trigger Levels */
  56. mtdcr( uic0vr, 0x00000001 ); /* Set Vect base=0,INT31 Highest priority */
  57. mtdcr( uic0sr, 0x00000000 ); /* clear all interrupts */
  58. mtdcr( uic0sr, 0xffffffff );
  59. return 0;
  60. }
  61. /*************************************************************************
  62. * int misc_init_r()
  63. *
  64. ************************************************************************/
  65. int misc_init_r(void)
  66. {
  67. volatile epld_t *x = (epld_t *) CFG_EPLD_BASE;
  68. /* set modes of operation */
  69. x->ethuart |= EPLD2_ETH_MODE_10 | EPLD2_ETH_MODE_100 |
  70. EPLD2_ETH_MODE_1000 | EPLD2_ETH_DUPLEX_MODE;
  71. /* clear ETHERNET_AUTO_NEGO bit to turn on autonegotiation */
  72. x->ethuart &= ~EPLD2_ETH_AUTO_NEGO;
  73. /* put Ethernet+PHY in reset */
  74. x->ethuart &= ~EPLD2_RESET_ETH_N;
  75. udelay(10000);
  76. /* take Ethernet+PHY out of reset */
  77. x->ethuart |= EPLD2_RESET_ETH_N;
  78. return 0;
  79. }
  80. /*************************************************************************
  81. * int checkboard()
  82. *
  83. ************************************************************************/
  84. int checkboard(void)
  85. {
  86. char *s = getenv("serial#");
  87. printf("Board: Luan - AMCC PPC440SP Evaluation Board");
  88. if (s != NULL) {
  89. puts(", serial# ");
  90. puts(s);
  91. }
  92. putc('\n');
  93. return 0;
  94. }
  95. /*
  96. * Override the default functions in cpu/ppc4xx/44x_spd_ddr2.c with
  97. * board specific values.
  98. */
  99. u32 ddr_clktr(u32 default_val) {
  100. return (SDRAM_CLKTR_CLKP_180_DEG_ADV);
  101. }
  102. /*************************************************************************
  103. * int testdram()
  104. *
  105. ************************************************************************/
  106. #if defined(CFG_DRAM_TEST)
  107. int testdram(void)
  108. {
  109. unsigned long *mem = (unsigned long *) 0;
  110. const unsigned long kend = (1024 / sizeof(unsigned long));
  111. unsigned long k, n;
  112. mtmsr(0);
  113. for (k = 0; k < CFG_KBYTES_SDRAM;
  114. ++k, mem += (1024 / sizeof(unsigned long))) {
  115. if ((k & 1023) == 0) {
  116. printf("%3d MB\r", k / 1024);
  117. }
  118. memset(mem, 0xaaaaaaaa, 1024);
  119. for (n = 0; n < kend; ++n) {
  120. if (mem[n] != 0xaaaaaaaa) {
  121. printf("SDRAM test fails at: %08x\n",
  122. (uint) & mem[n]);
  123. return 1;
  124. }
  125. }
  126. memset(mem, 0x55555555, 1024);
  127. for (n = 0; n < kend; ++n) {
  128. if (mem[n] != 0x55555555) {
  129. printf("SDRAM test fails at: %08x\n",
  130. (uint) & mem[n]);
  131. return 1;
  132. }
  133. }
  134. }
  135. printf("SDRAM test passes\n");
  136. return 0;
  137. }
  138. #endif
  139. /*************************************************************************
  140. * pci_pre_init
  141. *
  142. * This routine is called just prior to registering the hose and gives
  143. * the board the opportunity to check things. Returning a value of zero
  144. * indicates that things are bad & PCI initialization should be aborted.
  145. *
  146. * Different boards may wish to customize the pci controller structure
  147. * (add regions, override default access routines, etc) or perform
  148. * certain pre-initialization actions.
  149. *
  150. ************************************************************************/
  151. #if defined(CONFIG_PCI)
  152. int pci_pre_init( struct pci_controller *hose )
  153. {
  154. unsigned long strap;
  155. /*--------------------------------------------------------------------------+
  156. * The luan board is always configured as the host & requires the
  157. * PCI arbiter to be enabled.
  158. *--------------------------------------------------------------------------*/
  159. mfsdr(sdr_sdstp1, strap);
  160. if( (strap & SDR0_SDSTP1_PAE_MASK) == 0 ) {
  161. printf("PCI: SDR0_STRP1[%08lX] - PCI Arbiter disabled.\n",strap);
  162. return 0;
  163. }
  164. return 1;
  165. }
  166. #endif /* defined(CONFIG_PCI) */
  167. /*************************************************************************
  168. * pci_target_init
  169. *
  170. * The bootstrap configuration provides default settings for the pci
  171. * inbound map (PIM). But the bootstrap config choices are limited and
  172. * may not be sufficient for a given board.
  173. *
  174. ************************************************************************/
  175. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  176. void pci_target_init(struct pci_controller *hose)
  177. {
  178. /*--------------------------------------------------------------------------+
  179. * Disable everything
  180. *--------------------------------------------------------------------------*/
  181. out32r( PCIX0_PIM0SA, 0 ); /* disable */
  182. out32r( PCIX0_PIM1SA, 0 ); /* disable */
  183. out32r( PCIX0_PIM2SA, 0 ); /* disable */
  184. out32r( PCIX0_EROMBA, 0 ); /* disable expansion rom */
  185. /*--------------------------------------------------------------------------+
  186. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping
  187. * options to not support sizes such as 128/256 MB.
  188. *--------------------------------------------------------------------------*/
  189. out32r( PCIX0_PIM0LAL, CFG_SDRAM_BASE );
  190. out32r( PCIX0_PIM0LAH, 0 );
  191. out32r( PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1 );
  192. out32r( PCIX0_BAR0, 0 );
  193. /*--------------------------------------------------------------------------+
  194. * Program the board's subsystem id/vendor id
  195. *--------------------------------------------------------------------------*/
  196. out16r( PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID );
  197. out16r( PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID );
  198. out16r( PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY );
  199. }
  200. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  201. /*************************************************************************
  202. * is_pci_host
  203. *
  204. * This routine is called to determine if a pci scan should be
  205. * performed. With various hardware environments (especially cPCI and
  206. * PPMC) it's insufficient to depend on the state of the arbiter enable
  207. * bit in the strap register, or generic host/adapter assumptions.
  208. *
  209. * Rather than hard-code a bad assumption in the general 440 code, the
  210. * 440 pci code requires the board to decide at runtime.
  211. *
  212. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  213. *
  214. *
  215. ************************************************************************/
  216. #if defined(CONFIG_PCI)
  217. int is_pci_host(struct pci_controller *hose)
  218. {
  219. return 1;
  220. }
  221. #endif /* defined(CONFIG_PCI) */
  222. /*************************************************************************
  223. * hw_watchdog_reset
  224. *
  225. * This routine is called to reset (keep alive) the watchdog timer
  226. *
  227. ************************************************************************/
  228. #if defined(CONFIG_HW_WATCHDOG)
  229. void hw_watchdog_reset(void)
  230. {
  231. }
  232. #endif
  233. /*************************************************************************
  234. * int on_off()
  235. *
  236. ************************************************************************/
  237. static int on_off( const char *s )
  238. {
  239. if (strcmp(s, "on") == 0) {
  240. return 1;
  241. } else if (strcmp(s, "off") == 0) {
  242. return 0;
  243. }
  244. return -1;
  245. }
  246. /*************************************************************************
  247. * void l2cache_disable()
  248. *
  249. ************************************************************************/
  250. static void l2cache_disable(void)
  251. {
  252. mtdcr( l2_cache_cfg, 0 );
  253. }
  254. /*************************************************************************
  255. * void l2cache_enable()
  256. *
  257. ************************************************************************/
  258. static void l2cache_enable(void) /* see p258 7.4.1 Enabling L2 Cache */
  259. {
  260. mtdcr( l2_cache_cfg, 0x80000000 ); /* enable L2_MODE L2_CFG[L2M] */
  261. mtdcr( l2_cache_addr, 0 ); /* set L2_ADDR with all zeros */
  262. mtdcr( l2_cache_cmd, 0x80000000 ); /* issue HCLEAR command via L2_CMD */
  263. while (!(mfdcr( l2_cache_stat ) & 0x80000000 )) ;; /* poll L2_SR for completion */
  264. mtdcr( l2_cache_cmd, 0x10000000 ); /* clear cache errors L2_CMD[CCP] */
  265. mtdcr( l2_cache_cmd, 0x08000000 ); /* clear tag errors L2_CMD[CTE] */
  266. mtdcr( l2_cache_snp0, 0 ); /* snoop registers */
  267. mtdcr( l2_cache_snp1, 0 );
  268. __asm__ volatile ("sync"); /* msync */
  269. mtdcr( l2_cache_cfg, 0xe0000000 ); /* inst and data use L2 */
  270. __asm__ volatile ("sync");
  271. }
  272. /*************************************************************************
  273. * int l2cache_status()
  274. *
  275. ************************************************************************/
  276. static int l2cache_status(void)
  277. {
  278. return (mfdcr( l2_cache_cfg ) & 0x60000000) != 0;
  279. }
  280. /*************************************************************************
  281. * int do_l2cache()
  282. *
  283. ************************************************************************/
  284. int do_l2cache( cmd_tbl_t *cmdtp, int flag, int argc, char *argv[] )
  285. {
  286. switch (argc) {
  287. case 2: /* on / off */
  288. switch (on_off(argv[1])) {
  289. case 0: l2cache_disable();
  290. break;
  291. case 1: l2cache_enable();
  292. break;
  293. }
  294. /* FALL TROUGH */
  295. case 1: /* get status */
  296. printf ("L2 Cache is %s\n",
  297. l2cache_status() ? "ON" : "OFF");
  298. return 0;
  299. default:
  300. printf ("Usage:\n%s\n", cmdtp->usage);
  301. return 1;
  302. }
  303. return 0;
  304. }
  305. U_BOOT_CMD(
  306. l2cache, 2, 1, do_l2cache,
  307. "l2cache - enable or disable L2 cache\n",
  308. "[on, off]\n"
  309. " - enable or disable L2 cache\n"
  310. );