lowlevel_init.S 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459
  1. /*
  2. * Copyright (C) 2011, 2012 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  3. * Copyright (C) 2011, 2012 Renesas Solutions Corp.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. */
  16. #include <config.h>
  17. #include <version.h>
  18. #include <asm/processor.h>
  19. #include <asm/macro.h>
  20. #include <asm/processor.h>
  21. .global lowlevel_init
  22. .text
  23. .align 2
  24. lowlevel_init:
  25. /* WDT */
  26. write32 WDTCSR_A, WDTCSR_D
  27. /* MMU */
  28. write32 MMUCR_A, MMUCR_D
  29. write32 FRQCR2_A, FRQCR2_D
  30. write32 FRQCR0_A, FRQCR0_D
  31. write32 CS0CTRL_A, CS0CTRL_D
  32. write32 CS1CTRL_A, CS1CTRL_D
  33. write32 CS0CTRL2_A, CS0CTRL2_D
  34. write32 CSPWCR0_A, CSPWCR0_D
  35. write32 CSPWCR1_A, CSPWCR1_D
  36. write32 CS1GDST_A, CS1GDST_D
  37. # clock mode check
  38. mov.l MODEMR, r1
  39. mov.l @r1, r0
  40. and #6, r0 /* Check 1 and 2 bit.*/
  41. cmp/eq #2, r0 /* 0x02 is 533Mhz mode */
  42. bt init_lbsc_533
  43. init_lbsc_400:
  44. write32 CSWCR0_A, CSWCR0_D_400
  45. write32 CSWCR1_A, CSWCR1_D
  46. bra init_dbsc3_400_pad
  47. nop
  48. .align 2
  49. MODEMR: .long 0xFFCC0020
  50. WDTCSR_A: .long 0xFFCC0004
  51. WDTCSR_D: .long 0xA5000000
  52. MMUCR_A: .long 0xFF000010
  53. MMUCR_D: .long 0x00000004
  54. FRQCR2_A: .long 0xFFC80008
  55. FRQCR2_D: .long 0x00000000
  56. FRQCR0_A: .long 0xFFC80000
  57. FRQCR0_D: .long 0xCF000001
  58. CS0CTRL_A: .long 0xFF800200
  59. CS0CTRL_D: .long 0x00000020
  60. CS1CTRL_A: .long 0xFF800204
  61. CS1CTRL_D: .long 0x00000020
  62. CS0CTRL2_A: .long 0xFF800220
  63. CS0CTRL2_D: .long 0x00004000
  64. CSPWCR0_A: .long 0xFF800280
  65. CSPWCR0_D: .long 0x00000000
  66. CSPWCR1_A: .long 0xFF800284
  67. CSPWCR1_D: .long 0x00000000
  68. CS1GDST_A: .long 0xFF8002C0
  69. CS1GDST_D: .long 0x00000011
  70. init_lbsc_533:
  71. write32 CSWCR0_A, CSWCR0_D_533
  72. write32 CSWCR1_A, CSWCR1_D
  73. bra init_dbsc3_533_pad
  74. nop
  75. .align 2
  76. CSWCR0_A: .long 0xFF800230
  77. CSWCR0_D_533: .long 0x01120104
  78. CSWCR0_D_400: .long 0x02120114
  79. CSWCR1_A: .long 0xFF800234
  80. CSWCR1_D: .long 0x077F077F
  81. init_dbsc3_400_pad:
  82. write32 DBPDCNT3_A, DBPDCNT3_D
  83. wait_timer WAIT_200US_400
  84. write32 DBPDCNT0_A, DBPDCNT0_D_400
  85. write32 DBPDCNT3_A, DBPDCNT3_D0
  86. write32 DBPDCNT1_A, DBPDCNT1_D
  87. write32 DBPDCNT3_A, DBPDCNT3_D1
  88. wait_timer WAIT_32MCLK
  89. write32 DBPDCNT3_A, DBPDCNT3_D2
  90. wait_timer WAIT_100US_400
  91. write32 DBPDCNT3_A, DBPDCNT3_D3
  92. wait_timer WAIT_16MCLK
  93. write32 DBPDCNT3_A, DBPDCNT3_D4
  94. wait_timer WAIT_200US_400
  95. write32 DBPDCNT3_A, DBPDCNT3_D5
  96. wait_timer WAIT_1MCLK
  97. write32 DBPDCNT3_A, DBPDCNT3_D6
  98. wait_timer WAIT_10KMCLK
  99. bra init_dbsc3_ctrl_400
  100. nop
  101. .align 2
  102. init_dbsc3_533_pad:
  103. write32 DBPDCNT3_A, DBPDCNT3_D
  104. wait_timer WAIT_200US_533
  105. write32 DBPDCNT0_A, DBPDCNT0_D_533
  106. write32 DBPDCNT3_A, DBPDCNT3_D0
  107. write32 DBPDCNT1_A, DBPDCNT1_D
  108. write32 DBPDCNT3_A, DBPDCNT3_D1
  109. wait_timer WAIT_32MCLK
  110. write32 DBPDCNT3_A, DBPDCNT3_D2
  111. wait_timer WAIT_100US_533
  112. write32 DBPDCNT3_A, DBPDCNT3_D3
  113. wait_timer WAIT_16MCLK
  114. write32 DBPDCNT3_A, DBPDCNT3_D4
  115. wait_timer WAIT_200US_533
  116. write32 DBPDCNT3_A, DBPDCNT3_D5
  117. wait_timer WAIT_1MCLK
  118. write32 DBPDCNT3_A, DBPDCNT3_D6
  119. wait_timer WAIT_10KMCLK
  120. bra init_dbsc3_ctrl_533
  121. nop
  122. .align 2
  123. WAIT_200US_400: .long 40000
  124. WAIT_200US_533: .long 53300
  125. WAIT_100US_400: .long 20000
  126. WAIT_100US_533: .long 26650
  127. WAIT_32MCLK: .long 32
  128. WAIT_16MCLK: .long 16
  129. WAIT_1MCLK: .long 1
  130. WAIT_10KMCLK: .long 10000
  131. DBPDCNT0_A: .long 0xFE800200
  132. DBPDCNT0_D_533: .long 0x00010245
  133. DBPDCNT0_D_400: .long 0x00010235
  134. DBPDCNT1_A: .long 0xFE800204
  135. DBPDCNT1_D: .long 0x00000014
  136. DBPDCNT3_A: .long 0xFE80020C
  137. DBPDCNT3_D: .long 0x80000000
  138. DBPDCNT3_D0: .long 0x800F0000
  139. DBPDCNT3_D1: .long 0x800F1000
  140. DBPDCNT3_D2: .long 0x820F1000
  141. DBPDCNT3_D3: .long 0x860F1000
  142. DBPDCNT3_D4: .long 0x870F1000
  143. DBPDCNT3_D5: .long 0x870F3000
  144. DBPDCNT3_D6: .long 0x870F7000
  145. init_dbsc3_ctrl_400:
  146. write32 DBKIND_A, DBKIND_D
  147. write32 DBCONF_A, DBCONF_D
  148. write32 DBTR0_A, DBTR0_D_400
  149. write32 DBTR1_A, DBTR1_D_400
  150. write32 DBTR2_A, DBTR2_D
  151. write32 DBTR3_A, DBTR3_D_400
  152. write32 DBTR4_A, DBTR4_D_400
  153. write32 DBTR5_A, DBTR5_D_400
  154. write32 DBTR6_A, DBTR6_D_400
  155. write32 DBTR7_A, DBTR7_D
  156. write32 DBTR8_A, DBTR8_D_400
  157. write32 DBTR9_A, DBTR9_D
  158. write32 DBTR10_A, DBTR10_D_400
  159. write32 DBTR11_A, DBTR11_D
  160. write32 DBTR12_A, DBTR12_D_400
  161. write32 DBTR13_A, DBTR13_D_400
  162. write32 DBTR14_A, DBTR14_D
  163. write32 DBTR15_A, DBTR15_D
  164. write32 DBTR16_A, DBTR16_D_400
  165. write32 DBTR17_A, DBTR17_D_400
  166. write32 DBTR18_A, DBTR18_D_400
  167. write32 DBBL_A, DBBL_D
  168. write32 DBRNK0_A, DBRNK0_D
  169. write32 DBCMD_A, DBCMD_D0_400
  170. write32 DBCMD_A, DBCMD_D1
  171. write32 DBCMD_A, DBCMD_D2
  172. write32 DBCMD_A, DBCMD_D3
  173. write32 DBCMD_A, DBCMD_D4
  174. write32 DBCMD_A, DBCMD_D5_400
  175. write32 DBCMD_A, DBCMD_D6
  176. write32 DBCMD_A, DBCMD_D7
  177. write32 DBCMD_A, DBCMD_D8
  178. write32 DBCMD_A, DBCMD_D9_400
  179. write32 DBCMD_A, DBCMD_D10
  180. write32 DBCMD_A, DBCMD_D11
  181. write32 DBCMD_A, DBCMD_D12
  182. write32 DBRFCNF0_A, DBRFCNF0_D
  183. write32 DBRFCNF1_A, DBRFCNF1_D_400
  184. write32 DBRFCNF2_A, DBRFCNF2_D
  185. write32 DBRFEN_A, DBRFEN_D
  186. write32 DBACEN_A, DBACEN_D
  187. write32 DBACEN_A, DBACEN_D
  188. /* Dummy read */
  189. mov.l DBWAIT_A, r1
  190. synco
  191. mov.l @r1, r0
  192. synco
  193. /* Dummy read */
  194. mov.l SDRAM_A, r1
  195. synco
  196. mov.l @r1, r0
  197. synco
  198. /* need sleep 186A0 */
  199. bra finish_init_sh7734
  200. nop
  201. .align 2
  202. init_dbsc3_ctrl_533:
  203. write32 DBKIND_A, DBKIND_D
  204. write32 DBCONF_A, DBCONF_D
  205. write32 DBTR0_A, DBTR0_D_533
  206. write32 DBTR1_A, DBTR1_D_533
  207. write32 DBTR2_A, DBTR2_D
  208. write32 DBTR3_A, DBTR3_D_533
  209. write32 DBTR4_A, DBTR4_D_533
  210. write32 DBTR5_A, DBTR5_D_533
  211. write32 DBTR6_A, DBTR6_D_533
  212. write32 DBTR7_A, DBTR7_D
  213. write32 DBTR8_A, DBTR8_D_533
  214. write32 DBTR9_A, DBTR9_D
  215. write32 DBTR10_A, DBTR10_D_533
  216. write32 DBTR11_A, DBTR11_D
  217. write32 DBTR12_A, DBTR12_D_533
  218. write32 DBTR13_A, DBTR13_D_533
  219. write32 DBTR14_A, DBTR14_D
  220. write32 DBTR15_A, DBTR15_D
  221. write32 DBTR16_A, DBTR16_D_533
  222. write32 DBTR17_A, DBTR17_D_533
  223. write32 DBTR18_A, DBTR18_D_533
  224. write32 DBBL_A, DBBL_D
  225. write32 DBRNK0_A, DBRNK0_D
  226. write32 DBCMD_A, DBCMD_D0_533
  227. write32 DBCMD_A, DBCMD_D1
  228. write32 DBCMD_A, DBCMD_D2
  229. write32 DBCMD_A, DBCMD_D3
  230. write32 DBCMD_A, DBCMD_D4
  231. write32 DBCMD_A, DBCMD_D5_533
  232. write32 DBCMD_A, DBCMD_D6
  233. write32 DBCMD_A, DBCMD_D7
  234. write32 DBCMD_A, DBCMD_D8
  235. write32 DBCMD_A, DBCMD_D9_533
  236. write32 DBCMD_A, DBCMD_D10
  237. write32 DBCMD_A, DBCMD_D11
  238. write32 DBCMD_A, DBCMD_D12
  239. write32 DBRFCNF0_A, DBRFCNF0_D
  240. write32 DBRFCNF1_A, DBRFCNF1_D_533
  241. write32 DBRFCNF2_A, DBRFCNF2_D
  242. write32 DBRFEN_A, DBRFEN_D
  243. write32 DBACEN_A, DBACEN_D
  244. write32 DBACEN_A, DBACEN_D
  245. /* Dummy read */
  246. mov.l DBWAIT_A, r1
  247. synco
  248. mov.l @r1, r0
  249. synco
  250. /* Dummy read */
  251. mov.l SDRAM_A, r1
  252. synco
  253. mov.l @r1, r0
  254. synco
  255. /* need sleep 186A0 */
  256. bra finish_init_sh7734
  257. nop
  258. .align 2
  259. DBKIND_A: .long 0xFE800020
  260. DBKIND_D: .long 0x00000005
  261. DBCONF_A: .long 0xFE800024
  262. DBCONF_D: .long 0x0D020A01
  263. DBTR0_A: .long 0xFE800040
  264. DBTR0_D_533:.long 0x00000004
  265. DBTR0_D_400:.long 0x00000003
  266. DBTR1_A: .long 0xFE800044
  267. DBTR1_D_533:.long 0x00000003
  268. DBTR1_D_400:.long 0x00000002
  269. DBTR2_A: .long 0xFE800048
  270. DBTR2_D: .long 0x00000000
  271. DBTR3_A: .long 0xFE800050
  272. DBTR3_D_533:.long 0x00000004
  273. DBTR3_D_400:.long 0x00000003
  274. DBTR4_A: .long 0xFE800054
  275. DBTR4_D_533:.long 0x00050004
  276. DBTR4_D_400:.long 0x00050003
  277. DBTR5_A: .long 0xFE800058
  278. DBTR5_D_533:.long 0x0000000F
  279. DBTR5_D_400:.long 0x0000000B
  280. DBTR6_A: .long 0xFE80005C
  281. DBTR6_D_533:.long 0x0000000B
  282. DBTR6_D_400:.long 0x00000008
  283. DBTR7_A: .long 0xFE800060
  284. DBTR7_D: .long 0x00000002
  285. DBTR8_A: .long 0xFE800064
  286. DBTR8_D_533:.long 0x0000000D
  287. DBTR8_D_400:.long 0x0000000A
  288. DBTR9_A: .long 0xFE800068
  289. DBTR9_D: .long 0x00000002
  290. DBTR10_A: .long 0xFE80006C
  291. DBTR10_D_533:.long 0x00000004
  292. DBTR10_D_400:.long 0x00000003
  293. DBTR11_A: .long 0xFE800070
  294. DBTR11_D: .long 0x00000008
  295. DBTR12_A: .long 0xFE800074
  296. DBTR12_D_533:.long 0x00000009
  297. DBTR12_D_400:.long 0x00000008
  298. DBTR13_A: .long 0xFE800078
  299. DBTR13_D_533:.long 0x00000022
  300. DBTR13_D_400:.long 0x0000001A
  301. DBTR14_A: .long 0xFE80007C
  302. DBTR14_D: .long 0x00070002
  303. DBTR15_A: .long 0xFE800080
  304. DBTR15_D: .long 0x00000003
  305. DBTR16_A: .long 0xFE800084
  306. DBTR16_D_533:.long 0x120A1001
  307. DBTR16_D_400:.long 0x12091001
  308. DBTR17_A: .long 0xFE800088
  309. DBTR17_D_533:.long 0x00040000
  310. DBTR17_D_400:.long 0x00030000
  311. DBTR18_A: .long 0xFE80008C
  312. DBTR18_D_533:.long 0x02010200
  313. DBTR18_D_400:.long 0x02000207
  314. DBBL_A: .long 0xFE8000B0
  315. DBBL_D: .long 0x00000000
  316. DBRNK0_A: .long 0xFE800100
  317. DBRNK0_D: .long 0x00000001
  318. DBCMD_A: .long 0xFE800018
  319. DBCMD_D0_533: .long 0x1100006B
  320. DBCMD_D0_400: .long 0x11000050
  321. DBCMD_D1: .long 0x0B000000
  322. DBCMD_D2: .long 0x2A004000
  323. DBCMD_D3: .long 0x2B006000
  324. DBCMD_D4: .long 0x29002044
  325. DBCMD_D5_533: .long 0x28000743
  326. DBCMD_D5_400: .long 0x28000533
  327. DBCMD_D6: .long 0x0B000000
  328. DBCMD_D7: .long 0x0C000000
  329. DBCMD_D8: .long 0x0C000000
  330. DBCMD_D9_533: .long 0x28000643
  331. DBCMD_D9_400: .long 0x28000433
  332. DBCMD_D10: .long 0x000000C8
  333. DBCMD_D11: .long 0x290023C4
  334. DBCMD_D12: .long 0x29002004
  335. DBRFCNF0_A: .long 0xFE8000E0
  336. DBRFCNF0_D: .long 0x000001FF
  337. DBRFCNF1_A: .long 0xFE8000E4
  338. DBRFCNF1_D_533: .long 0x00000805
  339. DBRFCNF1_D_400: .long 0x00000618
  340. DBRFCNF2_A: .long 0xFE8000E8
  341. DBRFCNF2_D: .long 0x00000000
  342. DBRFEN_A: .long 0xFE800014
  343. DBRFEN_D: .long 0x00000001
  344. DBACEN_A: .long 0xFE800010
  345. DBACEN_D: .long 0x00000001
  346. DBWAIT_A: .long 0xFE80001C
  347. SDRAM_A: .long 0x0C000000
  348. finish_init_sh7734:
  349. write32 CCR_A, CCR_D
  350. stc sr, r0
  351. mov.l SR_MASK_D, r1
  352. and r1, r0
  353. ldc r0, sr
  354. rts
  355. nop
  356. .align 2
  357. CCR_A: .long 0xFF00001C
  358. CCR_D: .long 0x0000090B
  359. SR_MASK_D: .long 0xEFFFFF0F